imx8mn-tqma8mqnl.dtsi 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322
  1. // SPDX-License-Identifier: (GPL-2.0-or-later OR MIT)
  2. /*
  3. * Copyright 2020-2021 TQ-Systems GmbH
  4. */
  5. #include "imx8mn.dtsi"
  6. / {
  7. model = "TQ-Systems i.MX8MN TQMa8MxNL";
  8. compatible = "tq,imx8mn-tqma8mqnl", "fsl,imx8mn";
  9. memory@40000000 {
  10. device_type = "memory";
  11. /* our minimum RAM config will be 1024 MiB */
  12. reg = <0x00000000 0x40000000 0 0x40000000>;
  13. };
  14. /* e-MMC IO, needed for HS modes */
  15. reg_vcc1v8: regulator-vcc1v8 {
  16. compatible = "regulator-fixed";
  17. regulator-name = "TQMA8MXNL_VCC1V8";
  18. regulator-min-microvolt = <1800000>;
  19. regulator-max-microvolt = <1800000>;
  20. };
  21. reg_vcc3v3: regulator-vcc3v3 {
  22. compatible = "regulator-fixed";
  23. regulator-name = "TQMA8MXNL_VCC3V3";
  24. regulator-min-microvolt = <3300000>;
  25. regulator-max-microvolt = <3300000>;
  26. };
  27. reserved-memory {
  28. #address-cells = <2>;
  29. #size-cells = <2>;
  30. ranges;
  31. /* global autoconfigured region for contiguous allocations */
  32. linux,cma {
  33. compatible = "shared-dma-pool";
  34. reusable;
  35. /* 640 MiB */
  36. size = <0 0x28000000>;
  37. /* 1024 - 128 MiB, our minimum RAM config will be 1024 MiB */
  38. alloc-ranges = <0 0x40000000 0 0x78000000>;
  39. linux,cma-default;
  40. };
  41. };
  42. };
  43. &A53_0 {
  44. cpu-supply = <&buck2_reg>;
  45. };
  46. &flexspi {
  47. pinctrl-names = "default";
  48. pinctrl-0 = <&pinctrl_flexspi>;
  49. status = "okay";
  50. flash0: flash@0 {
  51. compatible = "jedec,spi-nor";
  52. reg = <0>;
  53. #address-cells = <1>;
  54. #size-cells = <1>;
  55. spi-max-frequency = <84000000>;
  56. spi-tx-bus-width = <1>;
  57. spi-rx-bus-width = <4>;
  58. };
  59. };
  60. &i2c1 {
  61. clock-frequency = <100000>;
  62. pinctrl-names = "default", "gpio";
  63. pinctrl-0 = <&pinctrl_i2c1>;
  64. pinctrl-1 = <&pinctrl_i2c1_gpio>;
  65. scl-gpios = <&gpio5 14 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
  66. sda-gpios = <&gpio5 15 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
  67. status = "okay";
  68. sensor0: temperature-sensor-eeprom@1b {
  69. compatible = "nxp,se97", "jedec,jc-42.4-temp";
  70. reg = <0x1b>;
  71. };
  72. pca9450: pmic@25 {
  73. compatible = "nxp,pca9450a";
  74. reg = <0x25>;
  75. /* PMIC PCA9450 PMIC_nINT GPIO1_IO08 */
  76. pinctrl-0 = <&pinctrl_pmic>;
  77. pinctrl-names = "default";
  78. interrupt-parent = <&gpio1>;
  79. interrupts = <8 IRQ_TYPE_LEVEL_LOW>;
  80. regulators {
  81. /* V_0V85_SOC: 0.85 .. 0.95 */
  82. buck1_reg: BUCK1 {
  83. regulator-name = "BUCK1";
  84. regulator-min-microvolt = <850000>;
  85. regulator-max-microvolt = <950000>;
  86. regulator-boot-on;
  87. regulator-always-on;
  88. regulator-ramp-delay = <3125>;
  89. };
  90. /* VDD_ARM */
  91. buck2_reg: BUCK2 {
  92. regulator-name = "BUCK2";
  93. regulator-min-microvolt = <850000>;
  94. regulator-max-microvolt = <1000000>;
  95. regulator-boot-on;
  96. regulator-always-on;
  97. nxp,dvs-run-voltage = <950000>;
  98. nxp,dvs-standby-voltage = <850000>;
  99. regulator-ramp-delay = <3125>;
  100. };
  101. /* V_0V85_GPU / DRAM: shall be equal to BUCK1 for i.MX8MN */
  102. buck3_reg: BUCK3 {
  103. regulator-name = "BUCK3";
  104. regulator-min-microvolt = <850000>;
  105. regulator-max-microvolt = <950000>;
  106. regulator-boot-on;
  107. regulator-always-on;
  108. regulator-ramp-delay = <3125>;
  109. };
  110. /* VCC3V3 -> VMMC, ... must not be changed */
  111. buck4_reg: BUCK4 {
  112. regulator-name = "BUCK4";
  113. regulator-min-microvolt = <3300000>;
  114. regulator-max-microvolt = <3300000>;
  115. regulator-boot-on;
  116. regulator-always-on;
  117. };
  118. /* V_1V8 -> VQMMC, SPI-NOR, ... must not be changed */
  119. buck5_reg: BUCK5 {
  120. regulator-name = "BUCK5";
  121. regulator-min-microvolt = <1800000>;
  122. regulator-max-microvolt = <1800000>;
  123. regulator-boot-on;
  124. regulator-always-on;
  125. };
  126. /* V_1V1 -> RAM, ... must not be changed */
  127. buck6_reg: BUCK6 {
  128. regulator-name = "BUCK6";
  129. regulator-min-microvolt = <1100000>;
  130. regulator-max-microvolt = <1100000>;
  131. regulator-boot-on;
  132. regulator-always-on;
  133. };
  134. /* V_1V8_SNVS */
  135. ldo1_reg: LDO1 {
  136. regulator-name = "LDO1";
  137. regulator-min-microvolt = <1800000>;
  138. regulator-max-microvolt = <1800000>;
  139. regulator-boot-on;
  140. regulator-always-on;
  141. };
  142. /* V_0V8_SNVS */
  143. ldo2_reg: LDO2 {
  144. regulator-name = "LDO2";
  145. regulator-min-microvolt = <800000>;
  146. regulator-max-microvolt = <850000>;
  147. regulator-boot-on;
  148. regulator-always-on;
  149. };
  150. /* V_1V8_ANA */
  151. ldo3_reg: LDO3 {
  152. regulator-name = "LDO3";
  153. regulator-min-microvolt = <1800000>;
  154. regulator-max-microvolt = <1800000>;
  155. regulator-boot-on;
  156. regulator-always-on;
  157. };
  158. /* V_0V9_MIPI */
  159. ldo4_reg: LDO4 {
  160. regulator-name = "LDO4";
  161. regulator-min-microvolt = <900000>;
  162. regulator-max-microvolt = <900000>;
  163. regulator-boot-on;
  164. regulator-always-on;
  165. };
  166. /* VCC SD IO - switched using SD2 VSELECT */
  167. ldo5_reg: LDO5 {
  168. regulator-name = "LDO5";
  169. regulator-min-microvolt = <1800000>;
  170. regulator-max-microvolt = <3300000>;
  171. };
  172. };
  173. };
  174. pcf85063: rtc@51 {
  175. compatible = "nxp,pcf85063a";
  176. reg = <0x51>;
  177. quartz-load-femtofarads = <7000>;
  178. };
  179. eeprom1: eeprom@53 {
  180. compatible = "nxp,se97b", "atmel,24c02";
  181. read-only;
  182. reg = <0x53>;
  183. pagesize = <16>;
  184. };
  185. eeprom0: eeprom@57 {
  186. compatible = "atmel,24c64";
  187. reg = <0x57>;
  188. pagesize = <32>;
  189. };
  190. };
  191. &usdhc3 {
  192. pinctrl-names = "default", "state_100mhz", "state_200mhz";
  193. pinctrl-0 = <&pinctrl_usdhc3>;
  194. pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
  195. pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
  196. bus-width = <8>;
  197. non-removable;
  198. no-sd;
  199. no-sdio;
  200. vmmc-supply = <&reg_vcc3v3>;
  201. vqmmc-supply = <&reg_vcc1v8>;
  202. status = "okay";
  203. };
  204. /*
  205. * Attention:
  206. * wdog reset is routed to PMIC, PMIC must be preconfigured to force POR
  207. * without LDO for SNVS. GPIO1_IO02 must not be used as GPIO.
  208. */
  209. &wdog1 {
  210. pinctrl-names = "default";
  211. pinctrl-0 = <&pinctrl_wdog>;
  212. fsl,ext-reset-output;
  213. status = "okay";
  214. };
  215. &iomuxc {
  216. pinctrl_flexspi: flexspigrp {
  217. fsl,pins = <MX8MN_IOMUXC_NAND_ALE_QSPI_A_SCLK 0x84>,
  218. <MX8MN_IOMUXC_NAND_CE0_B_QSPI_A_SS0_B 0x84>,
  219. <MX8MN_IOMUXC_NAND_DATA00_QSPI_A_DATA0 0x84>,
  220. <MX8MN_IOMUXC_NAND_DATA01_QSPI_A_DATA1 0x84>,
  221. <MX8MN_IOMUXC_NAND_DATA02_QSPI_A_DATA2 0x84>,
  222. <MX8MN_IOMUXC_NAND_DATA03_QSPI_A_DATA3 0x84>;
  223. };
  224. pinctrl_i2c1: i2c1grp {
  225. fsl,pins = <MX8MN_IOMUXC_I2C1_SCL_I2C1_SCL 0x400001c4>,
  226. <MX8MN_IOMUXC_I2C1_SDA_I2C1_SDA 0x400001c4>;
  227. };
  228. pinctrl_i2c1_gpio: i2c1gpiogrp {
  229. fsl,pins = <MX8MN_IOMUXC_I2C1_SCL_GPIO5_IO14 0x400001c4>,
  230. <MX8MN_IOMUXC_I2C1_SDA_GPIO5_IO15 0x400001c4>;
  231. };
  232. pinctrl_pmic: pmicgrp {
  233. fsl,pins = <MX8MN_IOMUXC_GPIO1_IO08_GPIO1_IO8 0x84>;
  234. };
  235. pinctrl_reg_usdhc2_vmmc: regusdhc2vmmcgrp {
  236. fsl,pins = <MX8MN_IOMUXC_SD2_RESET_B_GPIO2_IO19 0x84>;
  237. };
  238. pinctrl_usdhc3: usdhc3grp {
  239. fsl,pins = <MX8MN_IOMUXC_NAND_WE_B_USDHC3_CLK 0x1d4>,
  240. <MX8MN_IOMUXC_NAND_WP_B_USDHC3_CMD 0x1d2>,
  241. <MX8MN_IOMUXC_NAND_DATA04_USDHC3_DATA0 0x1d4>,
  242. <MX8MN_IOMUXC_NAND_DATA05_USDHC3_DATA1 0x1d4>,
  243. <MX8MN_IOMUXC_NAND_DATA06_USDHC3_DATA2 0x1d4>,
  244. <MX8MN_IOMUXC_NAND_DATA07_USDHC3_DATA3 0x1d4>,
  245. <MX8MN_IOMUXC_NAND_RE_B_USDHC3_DATA4 0x1d4>,
  246. <MX8MN_IOMUXC_NAND_CE2_B_USDHC3_DATA5 0x1d4>,
  247. <MX8MN_IOMUXC_NAND_CE3_B_USDHC3_DATA6 0x1d4>,
  248. <MX8MN_IOMUXC_NAND_CLE_USDHC3_DATA7 0x1d4>,
  249. <MX8MN_IOMUXC_NAND_CE1_B_USDHC3_STROBE 0x84>,
  250. <MX8MN_IOMUXC_NAND_READY_B_USDHC3_RESET_B 0x84>;
  251. };
  252. pinctrl_usdhc3_100mhz: usdhc3-100mhzgrp {
  253. fsl,pins = <MX8MN_IOMUXC_NAND_WE_B_USDHC3_CLK 0x1d2>,
  254. <MX8MN_IOMUXC_NAND_WP_B_USDHC3_CMD 0x1d2>,
  255. <MX8MN_IOMUXC_NAND_DATA04_USDHC3_DATA0 0x1d4>,
  256. <MX8MN_IOMUXC_NAND_DATA05_USDHC3_DATA1 0x1d4>,
  257. <MX8MN_IOMUXC_NAND_DATA06_USDHC3_DATA2 0x1d4>,
  258. <MX8MN_IOMUXC_NAND_DATA07_USDHC3_DATA3 0x1d4>,
  259. <MX8MN_IOMUXC_NAND_RE_B_USDHC3_DATA4 0x1d4>,
  260. <MX8MN_IOMUXC_NAND_CE2_B_USDHC3_DATA5 0x1d4>,
  261. <MX8MN_IOMUXC_NAND_CE3_B_USDHC3_DATA6 0x1d4>,
  262. <MX8MN_IOMUXC_NAND_CLE_USDHC3_DATA7 0x1d4>,
  263. <MX8MN_IOMUXC_NAND_CE1_B_USDHC3_STROBE 0x84>,
  264. <MX8MN_IOMUXC_NAND_READY_B_USDHC3_RESET_B 0x84>;
  265. };
  266. pinctrl_usdhc3_200mhz: usdhc3-200mhzgrp {
  267. fsl,pins = <MX8MN_IOMUXC_NAND_WE_B_USDHC3_CLK 0x1d6>,
  268. <MX8MN_IOMUXC_NAND_WP_B_USDHC3_CMD 0x1d2>,
  269. <MX8MN_IOMUXC_NAND_DATA04_USDHC3_DATA0 0x1d4>,
  270. <MX8MN_IOMUXC_NAND_DATA05_USDHC3_DATA1 0x1d4>,
  271. <MX8MN_IOMUXC_NAND_DATA06_USDHC3_DATA2 0x1d4>,
  272. <MX8MN_IOMUXC_NAND_DATA07_USDHC3_DATA3 0x1d4>,
  273. <MX8MN_IOMUXC_NAND_RE_B_USDHC3_DATA4 0x1d4>,
  274. <MX8MN_IOMUXC_NAND_CE2_B_USDHC3_DATA5 0x1d4>,
  275. <MX8MN_IOMUXC_NAND_CE3_B_USDHC3_DATA6 0x1d4>,
  276. <MX8MN_IOMUXC_NAND_CLE_USDHC3_DATA7 0x1d4>,
  277. <MX8MN_IOMUXC_NAND_CE1_B_USDHC3_STROBE 0x84>,
  278. <MX8MN_IOMUXC_NAND_READY_B_USDHC3_RESET_B 0x84>;
  279. };
  280. pinctrl_wdog: wdoggrp {
  281. fsl,pins = <MX8MN_IOMUXC_GPIO1_IO02_WDOG1_WDOG_B 0x84>;
  282. };
  283. };