imx8mn-tqma8mqnl-mba8mx.dts 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237
  1. // SPDX-License-Identifier: (GPL-2.0-or-later OR MIT)
  2. /*
  3. * Copyright 2020-2021 TQ-Systems GmbH
  4. */
  5. /dts-v1/;
  6. #include "imx8mn-tqma8mqnl.dtsi"
  7. #include "mba8mx.dtsi"
  8. / {
  9. model = "TQ-Systems GmbH i.MX8MN TQMa8MxNL on MBa8Mx";
  10. compatible = "tq,imx8mn-tqma8mqnl-mba8mx", "tq,imx8mn-tqma8mqnl", "fsl,imx8mn";
  11. aliases {
  12. eeprom0 = &eeprom3;
  13. mmc0 = &usdhc3;
  14. mmc1 = &usdhc2;
  15. mmc2 = &usdhc1;
  16. rtc0 = &pcf85063;
  17. rtc1 = &snvs_rtc;
  18. };
  19. reg_usdhc2_vmmc: regulator-vmmc {
  20. compatible = "regulator-fixed";
  21. pinctrl-names = "default";
  22. pinctrl-0 = <&pinctrl_reg_usdhc2_vmmc>;
  23. regulator-name = "VSD_3V3";
  24. regulator-min-microvolt = <3300000>;
  25. regulator-max-microvolt = <3300000>;
  26. gpio = <&gpio2 19 GPIO_ACTIVE_HIGH>;
  27. enable-active-high;
  28. startup-delay-us = <100>;
  29. off-on-delay-us = <12000>;
  30. };
  31. };
  32. /* Located on TQMa8MxML-ADAP */
  33. &gpio2 {
  34. pinctrl-names = "default";
  35. pinctrl-0 = <&pinctrl_usb0hub_sel>;
  36. sel-usb-hub-hog {
  37. gpio-hog;
  38. gpios = <1 GPIO_ACTIVE_HIGH>;
  39. output-high;
  40. };
  41. };
  42. &i2c1 {
  43. expander2: gpio@27 {
  44. compatible = "nxp,pca9555";
  45. reg = <0x27>;
  46. gpio-controller;
  47. #gpio-cells = <2>;
  48. vcc-supply = <&reg_vcc_3v3>;
  49. pinctrl-names = "default";
  50. pinctrl-0 = <&pinctrl_expander2>;
  51. interrupt-parent = <&gpio1>;
  52. interrupts = <9 IRQ_TYPE_EDGE_FALLING>;
  53. interrupt-controller;
  54. #interrupt-cells = <2>;
  55. };
  56. };
  57. &sai3 {
  58. assigned-clocks = <&clk IMX8MN_CLK_SAI3>;
  59. assigned-clock-parents = <&clk IMX8MN_AUDIO_PLL1_OUT>;
  60. clock-names = "bus", "mclk0", "mclk1", "mclk2", "mclk3", "pll8k", "pll11k";
  61. clocks = <&clk IMX8MN_CLK_SAI3_IPG>, <&clk IMX8MN_CLK_DUMMY>,
  62. <&clk IMX8MN_CLK_SAI3_ROOT>, <&clk IMX8MN_CLK_DUMMY>,
  63. <&clk IMX8MN_CLK_DUMMY>, <&clk IMX8MN_AUDIO_PLL1_OUT>,
  64. <&clk IMX8MN_AUDIO_PLL2_OUT>;
  65. };
  66. &tlv320aic3x04 {
  67. clock-names = "mclk";
  68. clocks = <&clk IMX8MN_CLK_SAI3_ROOT>;
  69. };
  70. &usbotg1 {
  71. dr_mode = "host";
  72. disable-over-current;
  73. power-active-high;
  74. status = "okay";
  75. };
  76. &iomuxc {
  77. pinctrl_ecspi1: ecspi1grp {
  78. fsl,pins = <MX8MN_IOMUXC_ECSPI1_SCLK_ECSPI1_SCLK 0x00000146>,
  79. <MX8MN_IOMUXC_ECSPI1_MOSI_ECSPI1_MOSI 0x00000146>,
  80. <MX8MN_IOMUXC_ECSPI1_MISO_ECSPI1_MISO 0x00000146>,
  81. <MX8MN_IOMUXC_ECSPI1_SS0_GPIO5_IO9 0x00000146>;
  82. };
  83. pinctrl_ecspi2: ecspi2grp {
  84. fsl,pins = <MX8MN_IOMUXC_ECSPI2_SCLK_ECSPI2_SCLK 0x00000146>,
  85. <MX8MN_IOMUXC_ECSPI2_MOSI_ECSPI2_MOSI 0x00000146>,
  86. <MX8MN_IOMUXC_ECSPI2_MISO_ECSPI2_MISO 0x00000146>,
  87. <MX8MN_IOMUXC_ECSPI2_SS0_GPIO5_IO13 0x00000146>;
  88. };
  89. pinctrl_expander2: expander2grp {
  90. fsl,pins = <MX8MN_IOMUXC_GPIO1_IO09_GPIO1_IO9 0x94>;
  91. };
  92. pinctrl_fec1: fec1grp {
  93. fsl,pins = <MX8MN_IOMUXC_ENET_MDC_ENET1_MDC 0x40000002>,
  94. <MX8MN_IOMUXC_ENET_MDIO_ENET1_MDIO 0x40000002>,
  95. <MX8MN_IOMUXC_ENET_TD3_ENET1_RGMII_TD3 0x14>,
  96. <MX8MN_IOMUXC_ENET_TD2_ENET1_RGMII_TD2 0x14>,
  97. <MX8MN_IOMUXC_ENET_TD1_ENET1_RGMII_TD1 0x14>,
  98. <MX8MN_IOMUXC_ENET_TD0_ENET1_RGMII_TD0 0x14>,
  99. <MX8MN_IOMUXC_ENET_RD3_ENET1_RGMII_RD3 0x90>,
  100. <MX8MN_IOMUXC_ENET_RD2_ENET1_RGMII_RD2 0x90>,
  101. <MX8MN_IOMUXC_ENET_RD1_ENET1_RGMII_RD1 0x90>,
  102. <MX8MN_IOMUXC_ENET_RD0_ENET1_RGMII_RD0 0x90>,
  103. <MX8MN_IOMUXC_ENET_TXC_ENET1_RGMII_TXC 0x14>,
  104. <MX8MN_IOMUXC_ENET_RXC_ENET1_RGMII_RXC 0x90>,
  105. <MX8MN_IOMUXC_ENET_RX_CTL_ENET1_RGMII_RX_CTL 0x90>,
  106. <MX8MN_IOMUXC_ENET_TX_CTL_ENET1_RGMII_TX_CTL 0x14>;
  107. };
  108. pinctrl_gpiobutton: gpiobuttongrp {
  109. fsl,pins = <MX8MN_IOMUXC_GPIO1_IO05_GPIO1_IO5 0x84>,
  110. <MX8MN_IOMUXC_GPIO1_IO07_GPIO1_IO7 0x84>,
  111. <MX8MN_IOMUXC_SD1_CLK_GPIO2_IO0 0x84>;
  112. };
  113. pinctrl_gpioled: gpioledgrp {
  114. fsl,pins = <MX8MN_IOMUXC_GPIO1_IO00_GPIO1_IO0 0x84>,
  115. <MX8MN_IOMUXC_NAND_DQS_GPIO3_IO14 0x84>;
  116. };
  117. pinctrl_i2c2: i2c2grp {
  118. fsl,pins = <MX8MN_IOMUXC_I2C2_SCL_I2C2_SCL 0x400001C4>,
  119. <MX8MN_IOMUXC_I2C2_SDA_I2C2_SDA 0x400001C4>;
  120. };
  121. pinctrl_i2c2_gpio: i2c2gpiogrp {
  122. fsl,pins = <MX8MN_IOMUXC_I2C2_SCL_GPIO5_IO16 0x400001C4>,
  123. <MX8MN_IOMUXC_I2C2_SDA_GPIO5_IO17 0x400001C4>;
  124. };
  125. pinctrl_i2c3: i2c3grp {
  126. fsl,pins = <MX8MN_IOMUXC_I2C3_SCL_I2C3_SCL 0x400001C4>,
  127. <MX8MN_IOMUXC_I2C3_SDA_I2C3_SDA 0x400001C4>;
  128. };
  129. pinctrl_i2c3_gpio: i2c3gpiogrp {
  130. fsl,pins = <MX8MN_IOMUXC_I2C3_SCL_GPIO5_IO18 0x400001C4>,
  131. <MX8MN_IOMUXC_I2C3_SDA_GPIO5_IO19 0x400001C4>;
  132. };
  133. pinctrl_pwm3: pwm3grp {
  134. fsl,pins = <MX8MN_IOMUXC_GPIO1_IO14_PWM3_OUT 0x14>;
  135. };
  136. pinctrl_pwm4: pwm4grp {
  137. fsl,pins = <MX8MN_IOMUXC_GPIO1_IO15_PWM4_OUT 0x14>;
  138. };
  139. pinctrl_sai3: sai3grp {
  140. fsl,pins = <MX8MN_IOMUXC_SAI3_MCLK_SAI3_MCLK 0x94>,
  141. <MX8MN_IOMUXC_SAI3_RXC_SAI3_RX_BCLK 0x94>,
  142. <MX8MN_IOMUXC_SAI3_RXFS_SAI3_RX_SYNC 0x94>,
  143. <MX8MN_IOMUXC_SAI3_RXD_SAI3_RX_DATA0 0x94>,
  144. <MX8MN_IOMUXC_SAI3_TXFS_SAI3_TX_SYNC 0x94>,
  145. <MX8MN_IOMUXC_SAI3_TXD_SAI3_TX_DATA0 0x94>,
  146. <MX8MN_IOMUXC_SAI3_TXC_SAI3_TX_BCLK 0x94>;
  147. };
  148. pinctrl_uart1: uart1grp {
  149. fsl,pins = <MX8MN_IOMUXC_UART1_RXD_UART1_DCE_RX 0x16>,
  150. <MX8MN_IOMUXC_UART1_TXD_UART1_DCE_TX 0x16>;
  151. };
  152. pinctrl_uart2: uart2grp {
  153. fsl,pins = <MX8MN_IOMUXC_UART2_RXD_UART2_DCE_RX 0x16>,
  154. <MX8MN_IOMUXC_UART2_TXD_UART2_DCE_TX 0x16>;
  155. };
  156. pinctrl_uart3: uart3grp {
  157. fsl,pins = <MX8MN_IOMUXC_UART3_RXD_UART3_DCE_RX 0x16>,
  158. <MX8MN_IOMUXC_UART3_TXD_UART3_DCE_TX 0x16>;
  159. };
  160. pinctrl_uart4: uart4grp {
  161. fsl,pins = <MX8MN_IOMUXC_UART4_RXD_UART4_DCE_RX 0x16>,
  162. <MX8MN_IOMUXC_UART4_TXD_UART4_DCE_TX 0x16>;
  163. };
  164. pinctrl_usb0hub_sel: usb0hub-selgrp {
  165. /* SEL_USB_HUB_B */
  166. fsl,pins = <MX8MN_IOMUXC_SD1_CMD_GPIO2_IO1 0x84>;
  167. };
  168. pinctrl_usbotg: usbotggrp {
  169. fsl,pins = <MX8MN_IOMUXC_GPIO1_IO12_USB1_OTG_PWR 0x84>,
  170. <MX8MN_IOMUXC_GPIO1_IO13_USB1_OTG_OC 0x84>,
  171. <MX8MN_IOMUXC_GPIO1_IO10_USB1_OTG_ID 0x1C4>;
  172. };
  173. pinctrl_usdhc2: usdhc2grp {
  174. fsl,pins = <MX8MN_IOMUXC_SD2_CLK_USDHC2_CLK 0x1d4>,
  175. <MX8MN_IOMUXC_SD2_CMD_USDHC2_CMD 0x1d4>,
  176. <MX8MN_IOMUXC_SD2_DATA0_USDHC2_DATA0 0x1d4>,
  177. <MX8MN_IOMUXC_SD2_DATA1_USDHC2_DATA1 0x1d4>,
  178. <MX8MN_IOMUXC_SD2_DATA2_USDHC2_DATA2 0x1d4>,
  179. <MX8MN_IOMUXC_SD2_DATA3_USDHC2_DATA3 0x1d4>,
  180. <MX8MN_IOMUXC_GPIO1_IO04_USDHC2_VSELECT 0x84>;
  181. };
  182. pinctrl_usdhc2_100mhz: usdhc2-100mhzgrp {
  183. fsl,pins = <MX8MN_IOMUXC_SD2_CLK_USDHC2_CLK 0x1d4>,
  184. <MX8MN_IOMUXC_SD2_CMD_USDHC2_CMD 0x1d4>,
  185. <MX8MN_IOMUXC_SD2_DATA0_USDHC2_DATA0 0x1d4>,
  186. <MX8MN_IOMUXC_SD2_DATA1_USDHC2_DATA1 0x1d4>,
  187. <MX8MN_IOMUXC_SD2_DATA2_USDHC2_DATA2 0x1d4>,
  188. <MX8MN_IOMUXC_SD2_DATA3_USDHC2_DATA3 0x1d4>,
  189. <MX8MN_IOMUXC_GPIO1_IO04_USDHC2_VSELECT 0x84>;
  190. };
  191. pinctrl_usdhc2_200mhz: usdhc2-200mhzgrp {
  192. fsl,pins = <MX8MN_IOMUXC_SD2_CLK_USDHC2_CLK 0x1d4>,
  193. <MX8MN_IOMUXC_SD2_CMD_USDHC2_CMD 0x1d4>,
  194. <MX8MN_IOMUXC_SD2_DATA0_USDHC2_DATA0 0x1d4>,
  195. <MX8MN_IOMUXC_SD2_DATA1_USDHC2_DATA1 0x1d4>,
  196. <MX8MN_IOMUXC_SD2_DATA2_USDHC2_DATA2 0x1d4>,
  197. <MX8MN_IOMUXC_SD2_DATA3_USDHC2_DATA3 0x1d4>,
  198. <MX8MN_IOMUXC_GPIO1_IO04_USDHC2_VSELECT 0x84>;
  199. };
  200. pinctrl_usdhc2_gpio: usdhc2-gpiogrp {
  201. fsl,pins = <MX8MN_IOMUXC_SD2_CD_B_GPIO2_IO12 0x84>;
  202. };
  203. };