imx8mm-venice-gw7903.dts 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842
  1. // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
  2. /*
  3. * Copyright 2022 Gateworks Corporation
  4. */
  5. /dts-v1/;
  6. #include <dt-bindings/gpio/gpio.h>
  7. #include <dt-bindings/input/linux-event-codes.h>
  8. #include <dt-bindings/leds/common.h>
  9. #include <dt-bindings/phy/phy-imx8-pcie.h>
  10. #include "imx8mm.dtsi"
  11. / {
  12. model = "Gateworks Venice GW7903 i.MX8MM board";
  13. compatible = "gw,imx8mm-gw7903", "fsl,imx8mm";
  14. aliases {
  15. ethernet0 = &fec1;
  16. usb0 = &usbotg1;
  17. };
  18. chosen {
  19. stdout-path = &uart2;
  20. };
  21. memory@40000000 {
  22. device_type = "memory";
  23. reg = <0x0 0x40000000 0 0x80000000>;
  24. };
  25. gpio-keys {
  26. compatible = "gpio-keys";
  27. key-user-pb {
  28. label = "user_pb";
  29. gpios = <&gpio 2 GPIO_ACTIVE_LOW>;
  30. linux,code = <BTN_0>;
  31. };
  32. key-user-pb1x {
  33. label = "user_pb1x";
  34. linux,code = <BTN_1>;
  35. interrupt-parent = <&gsc>;
  36. interrupts = <0>;
  37. };
  38. key-erased {
  39. label = "key_erased";
  40. linux,code = <BTN_2>;
  41. interrupt-parent = <&gsc>;
  42. interrupts = <1>;
  43. };
  44. key-eeprom-wp {
  45. label = "eeprom_wp";
  46. linux,code = <BTN_3>;
  47. interrupt-parent = <&gsc>;
  48. interrupts = <2>;
  49. };
  50. switch-hold {
  51. label = "switch_hold";
  52. linux,code = <BTN_5>;
  53. interrupt-parent = <&gsc>;
  54. interrupts = <7>;
  55. };
  56. };
  57. led-controller {
  58. compatible = "gpio-leds";
  59. pinctrl-names = "default";
  60. pinctrl-0 = <&pinctrl_gpio_leds>;
  61. led-0 {
  62. function = LED_FUNCTION_STATUS;
  63. color = <LED_COLOR_ID_RED>;
  64. label = "led01_red";
  65. gpios = <&gpio5 5 GPIO_ACTIVE_HIGH>;
  66. default-state = "off";
  67. };
  68. led-1 {
  69. function = LED_FUNCTION_STATUS;
  70. color = <LED_COLOR_ID_GREEN>;
  71. label = "led01_grn";
  72. gpios = <&gpio4 30 GPIO_ACTIVE_HIGH>;
  73. default-state = "off";
  74. };
  75. led-2 {
  76. function = LED_FUNCTION_STATUS;
  77. color = <LED_COLOR_ID_RED>;
  78. label = "led02_red";
  79. gpios = <&gpio5 2 GPIO_ACTIVE_HIGH>;
  80. default-state = "off";
  81. };
  82. led-3 {
  83. function = LED_FUNCTION_STATUS;
  84. color = <LED_COLOR_ID_GREEN>;
  85. label = "led02_grn";
  86. gpios = <&gpio1 14 GPIO_ACTIVE_HIGH>;
  87. default-state = "off";
  88. };
  89. led-4 {
  90. function = LED_FUNCTION_STATUS;
  91. color = <LED_COLOR_ID_RED>;
  92. label = "led03_red";
  93. gpios = <&gpio1 9 GPIO_ACTIVE_HIGH>;
  94. default-state = "off";
  95. };
  96. led-5 {
  97. function = LED_FUNCTION_STATUS;
  98. color = <LED_COLOR_ID_GREEN>;
  99. label = "led03_grn";
  100. gpios = <&gpio5 3 GPIO_ACTIVE_HIGH>;
  101. default-state = "off";
  102. };
  103. led-6 {
  104. function = LED_FUNCTION_STATUS;
  105. color = <LED_COLOR_ID_RED>;
  106. label = "led04_red";
  107. gpios = <&gpio4 29 GPIO_ACTIVE_HIGH>;
  108. default-state = "off";
  109. };
  110. led-7 {
  111. function = LED_FUNCTION_STATUS;
  112. color = <LED_COLOR_ID_GREEN>;
  113. label = "led04_grn";
  114. gpios = <&gpio4 28 GPIO_ACTIVE_HIGH>;
  115. default-state = "off";
  116. };
  117. led-8 {
  118. function = LED_FUNCTION_STATUS;
  119. color = <LED_COLOR_ID_RED>;
  120. label = "led05_red";
  121. gpios = <&gpio1 13 GPIO_ACTIVE_HIGH>;
  122. default-state = "off";
  123. };
  124. led-9 {
  125. function = LED_FUNCTION_STATUS;
  126. color = <LED_COLOR_ID_GREEN>;
  127. label = "led05_grn";
  128. gpios = <&gpio4 31 GPIO_ACTIVE_HIGH>;
  129. default-state = "off";
  130. };
  131. led-a {
  132. function = LED_FUNCTION_STATUS;
  133. color = <LED_COLOR_ID_RED>;
  134. label = "led06_red";
  135. gpios = <&gpio5 4 GPIO_ACTIVE_HIGH>;
  136. default-state = "off";
  137. };
  138. led-b {
  139. function = LED_FUNCTION_STATUS;
  140. color = <LED_COLOR_ID_GREEN>;
  141. label = "led06_grn";
  142. gpios = <&gpio1 8 GPIO_ACTIVE_HIGH>;
  143. default-state = "off";
  144. };
  145. };
  146. pcie0_refclk: pcie0-refclk {
  147. compatible = "fixed-clock";
  148. #clock-cells = <0>;
  149. clock-frequency = <100000000>;
  150. };
  151. reg_3p3v: regulator-3p3v {
  152. compatible = "regulator-fixed";
  153. regulator-name = "3P3V";
  154. regulator-min-microvolt = <3300000>;
  155. regulator-max-microvolt = <3300000>;
  156. regulator-always-on;
  157. };
  158. };
  159. &A53_0 {
  160. cpu-supply = <&buck2>;
  161. };
  162. &A53_1 {
  163. cpu-supply = <&buck2>;
  164. };
  165. &A53_2 {
  166. cpu-supply = <&buck2>;
  167. };
  168. &A53_3 {
  169. cpu-supply = <&buck2>;
  170. };
  171. &ddrc {
  172. operating-points-v2 = <&ddrc_opp_table>;
  173. ddrc_opp_table: opp-table {
  174. compatible = "operating-points-v2";
  175. opp-25M {
  176. opp-hz = /bits/ 64 <25000000>;
  177. };
  178. opp-100M {
  179. opp-hz = /bits/ 64 <100000000>;
  180. };
  181. opp-750M {
  182. opp-hz = /bits/ 64 <750000000>;
  183. };
  184. };
  185. };
  186. &fec1 {
  187. pinctrl-names = "default";
  188. pinctrl-0 = <&pinctrl_fec1>;
  189. phy-mode = "rgmii-id";
  190. phy-handle = <&ethphy0>;
  191. local-mac-address = [00 00 00 00 00 00];
  192. status = "okay";
  193. mdio {
  194. #address-cells = <1>;
  195. #size-cells = <0>;
  196. ethphy0: ethernet-phy@0 {
  197. compatible = "ethernet-phy-ieee802.3-c22";
  198. reg = <0>;
  199. rx-internal-delay-ps = <2000>;
  200. tx-internal-delay-ps = <2500>;
  201. };
  202. };
  203. };
  204. &gpio1 {
  205. gpio-line-names = "", "", "", "", "", "", "", "",
  206. "", "", "rs422_en#", "rs485_en#", "rs232_en#", "", "", "",
  207. "", "", "", "", "", "", "", "",
  208. "", "", "", "", "", "", "", "";
  209. };
  210. &gpio2 {
  211. gpio-line-names = "dig2_in", "dig2_out#", "dig2_ctl", "", "", "", "dig1_ctl", "",
  212. "dig1_out#", "dig1_in", "", "", "", "", "", "",
  213. "", "", "", "", "", "", "", "",
  214. "", "", "", "", "", "", "", "";
  215. };
  216. &gpio5 {
  217. gpio-line-names = "", "", "", "", "", "", "", "sim1_det#",
  218. "sim2_det#", "sim2_sel", "", "", "pci_wdis#", "", "", "",
  219. "", "", "", "", "", "", "", "",
  220. "", "", "", "", "", "", "", "";
  221. };
  222. &i2c1 {
  223. clock-frequency = <100000>;
  224. pinctrl-names = "default";
  225. pinctrl-0 = <&pinctrl_i2c1>;
  226. status = "okay";
  227. gsc: gsc@20 {
  228. compatible = "gw,gsc";
  229. reg = <0x20>;
  230. pinctrl-0 = <&pinctrl_gsc>;
  231. interrupt-parent = <&gpio4>;
  232. interrupts = <26 IRQ_TYPE_EDGE_FALLING>;
  233. interrupt-controller;
  234. #interrupt-cells = <1>;
  235. adc {
  236. compatible = "gw,gsc-adc";
  237. #address-cells = <1>;
  238. #size-cells = <0>;
  239. channel@6 {
  240. gw,mode = <0>;
  241. reg = <0x06>;
  242. label = "temp";
  243. };
  244. channel@8 {
  245. gw,mode = <1>;
  246. reg = <0x08>;
  247. label = "vdd_bat";
  248. };
  249. channel@82 {
  250. gw,mode = <2>;
  251. reg = <0x82>;
  252. label = "vin";
  253. gw,voltage-divider-ohms = <22100 1000>;
  254. gw,voltage-offset-microvolt = <700000>;
  255. };
  256. channel@84 {
  257. gw,mode = <2>;
  258. reg = <0x84>;
  259. label = "vdd_5p0";
  260. gw,voltage-divider-ohms = <10000 10000>;
  261. };
  262. channel@86 {
  263. gw,mode = <2>;
  264. reg = <0x86>;
  265. label = "vdd_3p3";
  266. gw,voltage-divider-ohms = <10000 10000>;
  267. };
  268. channel@88 {
  269. gw,mode = <2>;
  270. reg = <0x88>;
  271. label = "vdd_0p9";
  272. };
  273. channel@8c {
  274. gw,mode = <2>;
  275. reg = <0x8c>;
  276. label = "vdd_soc";
  277. };
  278. channel@8e {
  279. gw,mode = <2>;
  280. reg = <0x8e>;
  281. label = "vdd_arm";
  282. };
  283. channel@90 {
  284. gw,mode = <2>;
  285. reg = <0x90>;
  286. label = "vdd_1p8";
  287. };
  288. channel@92 {
  289. gw,mode = <2>;
  290. reg = <0x92>;
  291. label = "vdd_dram";
  292. };
  293. channel@a2 {
  294. gw,mode = <2>;
  295. reg = <0xa2>;
  296. label = "vdd_gsc";
  297. gw,voltage-divider-ohms = <10000 10000>;
  298. };
  299. };
  300. };
  301. gpio: gpio@23 {
  302. compatible = "nxp,pca9555";
  303. reg = <0x23>;
  304. gpio-controller;
  305. #gpio-cells = <2>;
  306. interrupt-parent = <&gsc>;
  307. interrupts = <4>;
  308. };
  309. eeprom@50 {
  310. compatible = "atmel,24c02";
  311. reg = <0x50>;
  312. pagesize = <16>;
  313. };
  314. eeprom@51 {
  315. compatible = "atmel,24c02";
  316. reg = <0x51>;
  317. pagesize = <16>;
  318. };
  319. eeprom@52 {
  320. compatible = "atmel,24c02";
  321. reg = <0x52>;
  322. pagesize = <16>;
  323. };
  324. eeprom@53 {
  325. compatible = "atmel,24c02";
  326. reg = <0x53>;
  327. pagesize = <16>;
  328. };
  329. rtc@68 {
  330. compatible = "dallas,ds1672";
  331. reg = <0x68>;
  332. };
  333. };
  334. &i2c2 {
  335. clock-frequency = <400000>;
  336. pinctrl-names = "default";
  337. pinctrl-0 = <&pinctrl_i2c2>;
  338. status = "okay";
  339. pmic@4b {
  340. compatible = "rohm,bd71847";
  341. reg = <0x4b>;
  342. pinctrl-names = "default";
  343. pinctrl-0 = <&pinctrl_pmic>;
  344. interrupt-parent = <&gpio3>;
  345. interrupts = <8 IRQ_TYPE_LEVEL_LOW>;
  346. rohm,reset-snvs-powered;
  347. #clock-cells = <0>;
  348. clocks = <&osc_32k 0>;
  349. clock-output-names = "clk-32k-out";
  350. regulators {
  351. /* vdd_soc: 0.805-0.900V (typ=0.8V) */
  352. BUCK1 {
  353. regulator-name = "buck1";
  354. regulator-min-microvolt = <700000>;
  355. regulator-max-microvolt = <1300000>;
  356. regulator-boot-on;
  357. regulator-always-on;
  358. regulator-ramp-delay = <1250>;
  359. };
  360. /* vdd_arm: 0.805-1.0V (typ=0.9V) */
  361. buck2: BUCK2 {
  362. regulator-name = "buck2";
  363. regulator-min-microvolt = <700000>;
  364. regulator-max-microvolt = <1300000>;
  365. regulator-boot-on;
  366. regulator-always-on;
  367. regulator-ramp-delay = <1250>;
  368. rohm,dvs-run-voltage = <1000000>;
  369. rohm,dvs-idle-voltage = <900000>;
  370. };
  371. /* vdd_0p9: 0.805-1.0V (typ=0.9V) */
  372. BUCK3 {
  373. regulator-name = "buck3";
  374. regulator-min-microvolt = <700000>;
  375. regulator-max-microvolt = <1350000>;
  376. regulator-boot-on;
  377. regulator-always-on;
  378. };
  379. /* vdd_3p3 */
  380. BUCK4 {
  381. regulator-name = "buck4";
  382. regulator-min-microvolt = <3000000>;
  383. regulator-max-microvolt = <3300000>;
  384. regulator-boot-on;
  385. regulator-always-on;
  386. };
  387. /* vdd_1p8 */
  388. BUCK5 {
  389. regulator-name = "buck5";
  390. regulator-min-microvolt = <1605000>;
  391. regulator-max-microvolt = <1995000>;
  392. regulator-boot-on;
  393. regulator-always-on;
  394. };
  395. /* vdd_dram */
  396. BUCK6 {
  397. regulator-name = "buck6";
  398. regulator-min-microvolt = <800000>;
  399. regulator-max-microvolt = <1400000>;
  400. regulator-boot-on;
  401. regulator-always-on;
  402. };
  403. /* nvcc_snvs_1p8 */
  404. LDO1 {
  405. regulator-name = "ldo1";
  406. regulator-min-microvolt = <1600000>;
  407. regulator-max-microvolt = <1900000>;
  408. regulator-boot-on;
  409. regulator-always-on;
  410. };
  411. /* vdd_snvs_0p8 */
  412. LDO2 {
  413. regulator-name = "ldo2";
  414. regulator-min-microvolt = <800000>;
  415. regulator-max-microvolt = <900000>;
  416. regulator-boot-on;
  417. regulator-always-on;
  418. };
  419. /* vdda_1p8 */
  420. LDO3 {
  421. regulator-name = "ldo3";
  422. regulator-min-microvolt = <1800000>;
  423. regulator-max-microvolt = <3300000>;
  424. regulator-boot-on;
  425. regulator-always-on;
  426. };
  427. LDO4 {
  428. regulator-name = "ldo4";
  429. regulator-min-microvolt = <900000>;
  430. regulator-max-microvolt = <1800000>;
  431. regulator-boot-on;
  432. regulator-always-on;
  433. };
  434. LDO6 {
  435. regulator-name = "ldo6";
  436. regulator-min-microvolt = <900000>;
  437. regulator-max-microvolt = <1800000>;
  438. regulator-boot-on;
  439. regulator-always-on;
  440. };
  441. };
  442. };
  443. };
  444. &i2c3 {
  445. clock-frequency = <400000>;
  446. pinctrl-names = "default";
  447. pinctrl-0 = <&pinctrl_i2c3>;
  448. status = "okay";
  449. accelerometer@19 {
  450. pinctrl-names = "default";
  451. pinctrl-0 = <&pinctrl_accel>;
  452. compatible = "st,lis2de12";
  453. reg = <0x19>;
  454. st,drdy-int-pin = <1>;
  455. interrupt-parent = <&gpio1>;
  456. interrupts = <15 IRQ_TYPE_LEVEL_LOW>;
  457. interrupt-names = "INT1";
  458. };
  459. };
  460. &pcie_phy {
  461. fsl,refclk-pad-mode = <IMX8_PCIE_REFCLK_PAD_INPUT>;
  462. fsl,clkreq-unsupported;
  463. clocks = <&pcie0_refclk>;
  464. clock-names = "ref";
  465. status = "okay";
  466. };
  467. &pcie0 {
  468. pinctrl-names = "default";
  469. pinctrl-0 = <&pinctrl_pcie0>;
  470. reset-gpio = <&gpio5 11 GPIO_ACTIVE_LOW>;
  471. clocks = <&clk IMX8MM_CLK_PCIE1_ROOT>, <&clk IMX8MM_CLK_PCIE1_AUX>,
  472. <&pcie0_refclk>;
  473. clock-names = "pcie", "pcie_aux", "pcie_bus";
  474. assigned-clocks = <&clk IMX8MM_CLK_PCIE1_AUX>,
  475. <&clk IMX8MM_CLK_PCIE1_CTRL>;
  476. assigned-clock-rates = <10000000>, <250000000>;
  477. assigned-clock-parents = <&clk IMX8MM_SYS_PLL2_50M>,
  478. <&clk IMX8MM_SYS_PLL2_250M>;
  479. status = "okay";
  480. };
  481. &disp_blk_ctrl {
  482. status = "disabled";
  483. };
  484. &pgc_mipi {
  485. status = "disabled";
  486. };
  487. /* off-board RS232/RS485/RS422 */
  488. &uart1 {
  489. pinctrl-names = "default";
  490. pinctrl-0 = <&pinctrl_uart1>;
  491. cts-gpios = <&gpio1 3 GPIO_ACTIVE_LOW>;
  492. rts-gpios = <&gpio1 5 GPIO_ACTIVE_LOW>;
  493. dtr-gpios = <&gpio1 0 GPIO_ACTIVE_LOW>;
  494. dsr-gpios = <&gpio1 1 GPIO_ACTIVE_LOW>;
  495. dcd-gpios = <&gpio3 24 GPIO_ACTIVE_LOW>;
  496. status = "okay";
  497. };
  498. /* console */
  499. &uart2 {
  500. pinctrl-names = "default";
  501. pinctrl-0 = <&pinctrl_uart2>;
  502. status = "okay";
  503. };
  504. &usbotg1 {
  505. dr_mode = "host";
  506. disable-over-current;
  507. status = "okay";
  508. };
  509. /* microSD */
  510. &usdhc2 {
  511. pinctrl-names = "default", "state_100mhz", "state_200mhz";
  512. pinctrl-0 = <&pinctrl_usdhc2>, <&pinctrl_usdhc2_gpio>;
  513. pinctrl-1 = <&pinctrl_usdhc2_100mhz>, <&pinctrl_usdhc2_gpio>;
  514. pinctrl-2 = <&pinctrl_usdhc2_200mhz>, <&pinctrl_usdhc2_gpio>;
  515. cd-gpios = <&gpio2 12 GPIO_ACTIVE_LOW>;
  516. bus-width = <4>;
  517. vmmc-supply = <&reg_3p3v>;
  518. status = "okay";
  519. };
  520. /* eMMC */
  521. &usdhc3 {
  522. pinctrl-names = "default", "state_100mhz", "state_200mhz";
  523. pinctrl-0 = <&pinctrl_usdhc3>;
  524. pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
  525. pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
  526. bus-width = <8>;
  527. non-removable;
  528. status = "okay";
  529. };
  530. &wdog1 {
  531. pinctrl-names = "default";
  532. pinctrl-0 = <&pinctrl_wdog>;
  533. fsl,ext-reset-output;
  534. status = "okay";
  535. };
  536. &iomuxc {
  537. pinctrl-names = "default";
  538. pinctrl-0 = <&pinctrl_hog>;
  539. pinctrl_hog: hoggrp {
  540. fsl,pins = <
  541. MX8MM_IOMUXC_GPIO1_IO10_GPIO1_IO10 0x40000041 /* RS422# */
  542. MX8MM_IOMUXC_GPIO1_IO11_GPIO1_IO11 0x40000041 /* RS485# */
  543. MX8MM_IOMUXC_GPIO1_IO12_GPIO1_IO12 0x40000041 /* RS232# */
  544. MX8MM_IOMUXC_SD1_DATA7_GPIO2_IO9 0x40000041 /* DIG1_IN */
  545. MX8MM_IOMUXC_SD1_DATA6_GPIO2_IO8 0x40000041 /* DIG1_OUT */
  546. MX8MM_IOMUXC_SD1_DATA4_GPIO2_IO6 0x40000041 /* DIG1_CTL */
  547. MX8MM_IOMUXC_SD1_DATA0_GPIO2_IO2 0x40000041 /* DIG2_CTL */
  548. MX8MM_IOMUXC_SD1_CLK_GPIO2_IO0 0x40000041 /* DIG2_IN */
  549. MX8MM_IOMUXC_SD1_CMD_GPIO2_IO1 0x40000041 /* DIG2_OUT */
  550. MX8MM_IOMUXC_ECSPI1_MOSI_GPIO5_IO7 0x40000041 /* SIM1DET# */
  551. MX8MM_IOMUXC_ECSPI1_MISO_GPIO5_IO8 0x40000041 /* SIM2DET# */
  552. MX8MM_IOMUXC_ECSPI1_SS0_GPIO5_IO9 0x40000041 /* SIM2SEL */
  553. MX8MM_IOMUXC_ECSPI2_MISO_GPIO5_IO12 0x40000041 /* PCI_WDIS# */
  554. >;
  555. };
  556. pinctrl_accel: accelgrp {
  557. fsl,pins = <
  558. MX8MM_IOMUXC_GPIO1_IO15_GPIO1_IO15 0x159
  559. >;
  560. };
  561. pinctrl_fec1: fec1grp {
  562. fsl,pins = <
  563. MX8MM_IOMUXC_ENET_MDC_ENET1_MDC 0x3
  564. MX8MM_IOMUXC_ENET_MDIO_ENET1_MDIO 0x3
  565. MX8MM_IOMUXC_ENET_TD3_ENET1_RGMII_TD3 0x1f
  566. MX8MM_IOMUXC_ENET_TD2_ENET1_RGMII_TD2 0x1f
  567. MX8MM_IOMUXC_ENET_TD1_ENET1_RGMII_TD1 0x1f
  568. MX8MM_IOMUXC_ENET_TD0_ENET1_RGMII_TD0 0x1f
  569. MX8MM_IOMUXC_ENET_RD3_ENET1_RGMII_RD3 0x91
  570. MX8MM_IOMUXC_ENET_RD2_ENET1_RGMII_RD2 0x91
  571. MX8MM_IOMUXC_ENET_RD1_ENET1_RGMII_RD1 0x91
  572. MX8MM_IOMUXC_ENET_RD0_ENET1_RGMII_RD0 0x91
  573. MX8MM_IOMUXC_ENET_TXC_ENET1_RGMII_TXC 0x1f
  574. MX8MM_IOMUXC_ENET_RXC_ENET1_RGMII_RXC 0x91
  575. MX8MM_IOMUXC_ENET_RX_CTL_ENET1_RGMII_RX_CTL 0x91
  576. MX8MM_IOMUXC_ENET_TX_CTL_ENET1_RGMII_TX_CTL 0x1f
  577. MX8MM_IOMUXC_SAI2_TXFS_GPIO4_IO24 0x19 /* IRQ# */
  578. MX8MM_IOMUXC_SAI2_TXC_GPIO4_IO25 0x19 /* RST# */
  579. >;
  580. };
  581. pinctrl_gsc: gscgrp {
  582. fsl,pins = <
  583. MX8MM_IOMUXC_SAI2_TXD0_GPIO4_IO26 0x159
  584. >;
  585. };
  586. pinctrl_i2c1: i2c1grp {
  587. fsl,pins = <
  588. MX8MM_IOMUXC_I2C1_SCL_I2C1_SCL 0x400001c3
  589. MX8MM_IOMUXC_I2C1_SDA_I2C1_SDA 0x400001c3
  590. >;
  591. };
  592. pinctrl_i2c2: i2c2grp {
  593. fsl,pins = <
  594. MX8MM_IOMUXC_I2C2_SCL_I2C2_SCL 0x400001c3
  595. MX8MM_IOMUXC_I2C2_SDA_I2C2_SDA 0x400001c3
  596. >;
  597. };
  598. pinctrl_i2c3: i2c3grp {
  599. fsl,pins = <
  600. MX8MM_IOMUXC_I2C3_SCL_I2C3_SCL 0x400001c3
  601. MX8MM_IOMUXC_I2C3_SDA_I2C3_SDA 0x400001c3
  602. >;
  603. };
  604. pinctrl_gpio_leds: gpioledgrp {
  605. fsl,pins = <
  606. MX8MM_IOMUXC_SPDIF_EXT_CLK_GPIO5_IO5 0x19
  607. MX8MM_IOMUXC_SAI3_RXD_GPIO4_IO30 0x19
  608. MX8MM_IOMUXC_SAI3_MCLK_GPIO5_IO2 0x19
  609. MX8MM_IOMUXC_GPIO1_IO14_GPIO1_IO14 0x19
  610. MX8MM_IOMUXC_GPIO1_IO09_GPIO1_IO9 0x19
  611. MX8MM_IOMUXC_SPDIF_TX_GPIO5_IO3 0x19
  612. MX8MM_IOMUXC_SAI3_RXC_GPIO4_IO29 0x19
  613. MX8MM_IOMUXC_SAI3_RXFS_GPIO4_IO28 0x19
  614. MX8MM_IOMUXC_GPIO1_IO13_GPIO1_IO13 0x19
  615. MX8MM_IOMUXC_SAI3_TXFS_GPIO4_IO31 0x19
  616. MX8MM_IOMUXC_SPDIF_RX_GPIO5_IO4 0x19
  617. MX8MM_IOMUXC_GPIO1_IO08_GPIO1_IO8 0x19
  618. >;
  619. };
  620. pinctrl_pcie0: pciegrp {
  621. fsl,pins = <
  622. MX8MM_IOMUXC_ECSPI2_MOSI_GPIO5_IO11 0x41
  623. >;
  624. };
  625. pinctrl_pmic: pmicgrp {
  626. fsl,pins = <
  627. MX8MM_IOMUXC_NAND_DATA02_GPIO3_IO8 0x41
  628. >;
  629. };
  630. pinctrl_uart1: uart1grp {
  631. fsl,pins = <
  632. MX8MM_IOMUXC_UART1_RXD_UART1_DCE_RX 0x140
  633. MX8MM_IOMUXC_UART1_TXD_UART1_DCE_TX 0x140
  634. MX8MM_IOMUXC_GPIO1_IO00_GPIO1_IO0 0x140
  635. MX8MM_IOMUXC_GPIO1_IO01_GPIO1_IO1 0x140
  636. MX8MM_IOMUXC_GPIO1_IO03_GPIO1_IO3 0x140
  637. MX8MM_IOMUXC_GPIO1_IO05_GPIO1_IO5 0x140
  638. MX8MM_IOMUXC_SAI5_RXD3_GPIO3_IO24 0x140
  639. >;
  640. };
  641. pinctrl_uart2: uart2grp {
  642. fsl,pins = <
  643. MX8MM_IOMUXC_UART2_RXD_UART2_DCE_RX 0x140
  644. MX8MM_IOMUXC_UART2_TXD_UART2_DCE_TX 0x140
  645. >;
  646. };
  647. pinctrl_usdhc2: usdhc2grp {
  648. fsl,pins = <
  649. MX8MM_IOMUXC_SD2_CLK_USDHC2_CLK 0x190
  650. MX8MM_IOMUXC_SD2_CMD_USDHC2_CMD 0x1d0
  651. MX8MM_IOMUXC_SD2_DATA0_USDHC2_DATA0 0x1d0
  652. MX8MM_IOMUXC_SD2_DATA1_USDHC2_DATA1 0x1d0
  653. MX8MM_IOMUXC_SD2_DATA2_USDHC2_DATA2 0x1d0
  654. MX8MM_IOMUXC_SD2_DATA3_USDHC2_DATA3 0x1d0
  655. >;
  656. };
  657. pinctrl_usdhc2_100mhz: usdhc2-100mhzgrp {
  658. fsl,pins = <
  659. MX8MM_IOMUXC_SD2_CLK_USDHC2_CLK 0x194
  660. MX8MM_IOMUXC_SD2_CMD_USDHC2_CMD 0x1d4
  661. MX8MM_IOMUXC_SD2_DATA0_USDHC2_DATA0 0x1d4
  662. MX8MM_IOMUXC_SD2_DATA1_USDHC2_DATA1 0x1d4
  663. MX8MM_IOMUXC_SD2_DATA2_USDHC2_DATA2 0x1d4
  664. MX8MM_IOMUXC_SD2_DATA3_USDHC2_DATA3 0x1d4
  665. >;
  666. };
  667. pinctrl_usdhc2_200mhz: usdhc2-200mhzgrp {
  668. fsl,pins = <
  669. MX8MM_IOMUXC_SD2_CLK_USDHC2_CLK 0x196
  670. MX8MM_IOMUXC_SD2_CMD_USDHC2_CMD 0x1d6
  671. MX8MM_IOMUXC_SD2_DATA0_USDHC2_DATA0 0x1d6
  672. MX8MM_IOMUXC_SD2_DATA1_USDHC2_DATA1 0x1d6
  673. MX8MM_IOMUXC_SD2_DATA2_USDHC2_DATA2 0x1d6
  674. MX8MM_IOMUXC_SD2_DATA3_USDHC2_DATA3 0x1d6
  675. >;
  676. };
  677. pinctrl_usdhc2_gpio: usdhc2-gpiogrp {
  678. fsl,pins = <
  679. MX8MM_IOMUXC_SD2_CD_B_GPIO2_IO12 0x1c4
  680. MX8MM_IOMUXC_GPIO1_IO04_USDHC2_VSELECT 0x1d0
  681. >;
  682. };
  683. pinctrl_usdhc3: usdhc3grp {
  684. fsl,pins = <
  685. MX8MM_IOMUXC_NAND_WE_B_USDHC3_CLK 0x190
  686. MX8MM_IOMUXC_NAND_WP_B_USDHC3_CMD 0x1d0
  687. MX8MM_IOMUXC_NAND_DATA04_USDHC3_DATA0 0x1d0
  688. MX8MM_IOMUXC_NAND_DATA05_USDHC3_DATA1 0x1d0
  689. MX8MM_IOMUXC_NAND_DATA06_USDHC3_DATA2 0x1d0
  690. MX8MM_IOMUXC_NAND_DATA07_USDHC3_DATA3 0x1d0
  691. MX8MM_IOMUXC_NAND_RE_B_USDHC3_DATA4 0x1d0
  692. MX8MM_IOMUXC_NAND_CE2_B_USDHC3_DATA5 0x1d0
  693. MX8MM_IOMUXC_NAND_CE3_B_USDHC3_DATA6 0x1d0
  694. MX8MM_IOMUXC_NAND_CLE_USDHC3_DATA7 0x1d0
  695. MX8MM_IOMUXC_NAND_CE1_B_USDHC3_STROBE 0x190
  696. >;
  697. };
  698. pinctrl_usdhc3_100mhz: usdhc3-100mhzgrp {
  699. fsl,pins = <
  700. MX8MM_IOMUXC_NAND_WE_B_USDHC3_CLK 0x194
  701. MX8MM_IOMUXC_NAND_WP_B_USDHC3_CMD 0x1d4
  702. MX8MM_IOMUXC_NAND_DATA04_USDHC3_DATA0 0x1d4
  703. MX8MM_IOMUXC_NAND_DATA05_USDHC3_DATA1 0x1d4
  704. MX8MM_IOMUXC_NAND_DATA06_USDHC3_DATA2 0x1d4
  705. MX8MM_IOMUXC_NAND_DATA07_USDHC3_DATA3 0x1d4
  706. MX8MM_IOMUXC_NAND_RE_B_USDHC3_DATA4 0x1d4
  707. MX8MM_IOMUXC_NAND_CE2_B_USDHC3_DATA5 0x1d4
  708. MX8MM_IOMUXC_NAND_CE3_B_USDHC3_DATA6 0x1d4
  709. MX8MM_IOMUXC_NAND_CLE_USDHC3_DATA7 0x1d4
  710. MX8MM_IOMUXC_NAND_CE1_B_USDHC3_STROBE 0x194
  711. >;
  712. };
  713. pinctrl_usdhc3_200mhz: usdhc3-200mhzgrp {
  714. fsl,pins = <
  715. MX8MM_IOMUXC_NAND_WE_B_USDHC3_CLK 0x196
  716. MX8MM_IOMUXC_NAND_WP_B_USDHC3_CMD 0x1d6
  717. MX8MM_IOMUXC_NAND_DATA04_USDHC3_DATA0 0x1d6
  718. MX8MM_IOMUXC_NAND_DATA05_USDHC3_DATA1 0x1d6
  719. MX8MM_IOMUXC_NAND_DATA06_USDHC3_DATA2 0x1d6
  720. MX8MM_IOMUXC_NAND_DATA07_USDHC3_DATA3 0x1d6
  721. MX8MM_IOMUXC_NAND_RE_B_USDHC3_DATA4 0x1d6
  722. MX8MM_IOMUXC_NAND_CE2_B_USDHC3_DATA5 0x1d6
  723. MX8MM_IOMUXC_NAND_CE3_B_USDHC3_DATA6 0x1d6
  724. MX8MM_IOMUXC_NAND_CLE_USDHC3_DATA7 0x1d6
  725. MX8MM_IOMUXC_NAND_CE1_B_USDHC3_STROBE 0x196
  726. >;
  727. };
  728. pinctrl_wdog: wdoggrp {
  729. fsl,pins = <
  730. MX8MM_IOMUXC_GPIO1_IO02_WDOG1_WDOG_B 0xc6
  731. >;
  732. };
  733. };