imx8mm-tqma8mqml-mba8mx.dts 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291
  1. // SPDX-License-Identifier: (GPL-2.0-or-later OR MIT)
  2. /*
  3. * Copyright 2020-2021 TQ-Systems GmbH
  4. */
  5. /dts-v1/;
  6. #include "imx8mm-tqma8mqml.dtsi"
  7. #include "mba8mx.dtsi"
  8. / {
  9. model = "TQ-Systems GmbH i.MX8MM TQMa8MxML on MBa8Mx";
  10. compatible = "tq,imx8mm-tqma8mqml-mba8mx", "tq,imx8mm-tqma8mqml", "fsl,imx8mm";
  11. aliases {
  12. eeprom0 = &eeprom3;
  13. mmc0 = &usdhc3;
  14. mmc1 = &usdhc2;
  15. mmc2 = &usdhc1;
  16. rtc0 = &pcf85063;
  17. rtc1 = &snvs_rtc;
  18. };
  19. reg_usdhc2_vmmc: regulator-vmmc {
  20. compatible = "regulator-fixed";
  21. pinctrl-names = "default";
  22. pinctrl-0 = <&pinctrl_reg_usdhc2_vmmc>;
  23. regulator-name = "VSD_3V3";
  24. regulator-min-microvolt = <3300000>;
  25. regulator-max-microvolt = <3300000>;
  26. gpio = <&gpio2 19 GPIO_ACTIVE_HIGH>;
  27. enable-active-high;
  28. startup-delay-us = <100>;
  29. off-on-delay-us = <12000>;
  30. };
  31. connector {
  32. compatible = "gpio-usb-b-connector", "usb-b-connector";
  33. type = "micro";
  34. label = "X19";
  35. pinctrl-names = "default";
  36. pinctrl-0 = <&pinctrl_usb1_connector>;
  37. id-gpios = <&gpio1 10 GPIO_ACTIVE_HIGH>;
  38. ports {
  39. #address-cells = <1>;
  40. #size-cells = <0>;
  41. port@0 {
  42. reg = <0>;
  43. usb_dr_connector: endpoint {
  44. remote-endpoint = <&usb1_drd_sw>;
  45. };
  46. };
  47. };
  48. };
  49. };
  50. &i2c1 {
  51. expander2: gpio@27 {
  52. compatible = "nxp,pca9555";
  53. reg = <0x27>;
  54. gpio-controller;
  55. #gpio-cells = <2>;
  56. vcc-supply = <&reg_vcc_3v3>;
  57. pinctrl-names = "default";
  58. pinctrl-0 = <&pinctrl_expander>;
  59. interrupt-parent = <&gpio1>;
  60. interrupts = <9 IRQ_TYPE_EDGE_FALLING>;
  61. interrupt-controller;
  62. #interrupt-cells = <2>;
  63. };
  64. };
  65. &pcie_phy {
  66. clocks = <&pcie0_refclk>;
  67. status = "okay";
  68. };
  69. &pcie0 {
  70. reset-gpio = <&expander0 14 GPIO_ACTIVE_LOW>;
  71. clocks = <&clk IMX8MM_CLK_PCIE1_ROOT>, <&clk IMX8MM_CLK_PCIE1_AUX>,
  72. <&pcie0_refclk>;
  73. clock-names = "pcie", "pcie_aux", "pcie_bus";
  74. assigned-clocks = <&clk IMX8MM_CLK_PCIE1_AUX>,
  75. <&clk IMX8MM_CLK_PCIE1_CTRL>;
  76. assigned-clock-rates = <10000000>, <250000000>;
  77. assigned-clock-parents = <&clk IMX8MM_SYS_PLL2_50M>,
  78. <&clk IMX8MM_SYS_PLL2_250M>;
  79. status = "okay";
  80. };
  81. &sai3 {
  82. assigned-clocks = <&clk IMX8MM_CLK_SAI3>;
  83. assigned-clock-parents = <&clk IMX8MM_AUDIO_PLL1_OUT>;
  84. clock-names = "bus", "mclk0", "mclk1", "mclk2", "mclk3", "pll8k", "pll11k";
  85. clocks = <&clk IMX8MM_CLK_SAI3_IPG>, <&clk IMX8MM_CLK_DUMMY>,
  86. <&clk IMX8MM_CLK_SAI3_ROOT>, <&clk IMX8MM_CLK_DUMMY>,
  87. <&clk IMX8MM_CLK_DUMMY>, <&clk IMX8MM_AUDIO_PLL1_OUT>,
  88. <&clk IMX8MM_AUDIO_PLL2_OUT>;
  89. };
  90. &tlv320aic3x04 {
  91. clock-names = "mclk";
  92. clocks = <&clk IMX8MM_CLK_SAI3_ROOT>;
  93. };
  94. &uart1 {
  95. assigned-clocks = <&clk IMX8MM_CLK_UART1>;
  96. assigned-clock-parents = <&clk IMX8MM_SYS_PLL1_80M>;
  97. };
  98. &uart2 {
  99. assigned-clocks = <&clk IMX8MM_CLK_UART2>;
  100. assigned-clock-parents = <&clk IMX8MM_SYS_PLL1_80M>;
  101. };
  102. &usbotg1 {
  103. pinctrl-names = "default";
  104. pinctrl-0 = <&pinctrl_usbotg1>;
  105. dr_mode = "otg";
  106. srp-disable;
  107. hnp-disable;
  108. adp-disable;
  109. power-active-high;
  110. over-current-active-low;
  111. usb-role-switch;
  112. status = "okay";
  113. port {
  114. usb1_drd_sw: endpoint {
  115. remote-endpoint = <&usb_dr_connector>;
  116. };
  117. };
  118. };
  119. &usbotg2 {
  120. dr_mode = "host";
  121. disable-over-current;
  122. vbus-supply = <&reg_hub_vbus>;
  123. status = "okay";
  124. };
  125. &iomuxc {
  126. pinctrl_ecspi1: ecspi1grp {
  127. fsl,pins = <MX8MM_IOMUXC_ECSPI1_SCLK_ECSPI1_SCLK 0x00000006>,
  128. <MX8MM_IOMUXC_ECSPI1_MOSI_ECSPI1_MOSI 0x00000006>,
  129. <MX8MM_IOMUXC_ECSPI1_MISO_ECSPI1_MISO 0x00000006>,
  130. <MX8MM_IOMUXC_ECSPI1_SS0_GPIO5_IO9 0x00000006>;
  131. };
  132. pinctrl_ecspi2: ecspi2grp {
  133. fsl,pins = <MX8MM_IOMUXC_ECSPI2_SCLK_ECSPI2_SCLK 0x00000006>,
  134. <MX8MM_IOMUXC_ECSPI2_MOSI_ECSPI2_MOSI 0x00000006>,
  135. <MX8MM_IOMUXC_ECSPI2_MISO_ECSPI2_MISO 0x00000006>,
  136. <MX8MM_IOMUXC_ECSPI2_SS0_GPIO5_IO13 0x00000006>;
  137. };
  138. pinctrl_expander: expandergrp {
  139. fsl,pins = <MX8MM_IOMUXC_GPIO1_IO09_GPIO1_IO9 0x94>;
  140. };
  141. pinctrl_fec1: fec1grp {
  142. fsl,pins = <MX8MM_IOMUXC_ENET_MDC_ENET1_MDC 0x40000002>,
  143. <MX8MM_IOMUXC_ENET_MDIO_ENET1_MDIO 0x40000002>,
  144. <MX8MM_IOMUXC_ENET_TD3_ENET1_RGMII_TD3 0x14>,
  145. <MX8MM_IOMUXC_ENET_TD2_ENET1_RGMII_TD2 0x14>,
  146. <MX8MM_IOMUXC_ENET_TD1_ENET1_RGMII_TD1 0x14>,
  147. <MX8MM_IOMUXC_ENET_TD0_ENET1_RGMII_TD0 0x14>,
  148. <MX8MM_IOMUXC_ENET_RD3_ENET1_RGMII_RD3 0x90>,
  149. <MX8MM_IOMUXC_ENET_RD2_ENET1_RGMII_RD2 0x90>,
  150. <MX8MM_IOMUXC_ENET_RD1_ENET1_RGMII_RD1 0x90>,
  151. <MX8MM_IOMUXC_ENET_RD0_ENET1_RGMII_RD0 0x90>,
  152. <MX8MM_IOMUXC_ENET_TXC_ENET1_RGMII_TXC 0x14>,
  153. <MX8MM_IOMUXC_ENET_RXC_ENET1_RGMII_RXC 0x90>,
  154. <MX8MM_IOMUXC_ENET_RX_CTL_ENET1_RGMII_RX_CTL 0x90>,
  155. <MX8MM_IOMUXC_ENET_TX_CTL_ENET1_RGMII_TX_CTL 0x14>;
  156. };
  157. pinctrl_gpiobutton: gpiobuttongrp {
  158. fsl,pins = <MX8MM_IOMUXC_GPIO1_IO05_GPIO1_IO5 0x84>,
  159. <MX8MM_IOMUXC_GPIO1_IO07_GPIO1_IO7 0x84>,
  160. <MX8MM_IOMUXC_SD1_CLK_GPIO2_IO0 0x84>;
  161. };
  162. pinctrl_gpioled: gpioledgrp {
  163. fsl,pins = <MX8MM_IOMUXC_GPIO1_IO00_GPIO1_IO0 0x84>,
  164. <MX8MM_IOMUXC_NAND_DQS_GPIO3_IO14 0x84>;
  165. };
  166. pinctrl_i2c2: i2c2grp {
  167. fsl,pins = <MX8MM_IOMUXC_I2C2_SCL_I2C2_SCL 0x40000004>,
  168. <MX8MM_IOMUXC_I2C2_SDA_I2C2_SDA 0x40000004>;
  169. };
  170. pinctrl_i2c2_gpio: i2c2gpiogrp {
  171. fsl,pins = <MX8MM_IOMUXC_I2C2_SCL_GPIO5_IO16 0x40000004>,
  172. <MX8MM_IOMUXC_I2C2_SDA_GPIO5_IO17 0x40000004>;
  173. };
  174. pinctrl_i2c3: i2c3grp {
  175. fsl,pins = <MX8MM_IOMUXC_I2C3_SCL_I2C3_SCL 0x40000004>,
  176. <MX8MM_IOMUXC_I2C3_SDA_I2C3_SDA 0x40000004>;
  177. };
  178. pinctrl_i2c3_gpio: i2c3gpiogrp {
  179. fsl,pins = <MX8MM_IOMUXC_I2C3_SCL_GPIO5_IO18 0x40000004>,
  180. <MX8MM_IOMUXC_I2C3_SDA_GPIO5_IO19 0x40000004>;
  181. };
  182. pinctrl_pwm3: pwm3grp {
  183. fsl,pins = <MX8MM_IOMUXC_GPIO1_IO14_PWM3_OUT 0x14>;
  184. };
  185. pinctrl_pwm4: pwm4grp {
  186. fsl,pins = <MX8MM_IOMUXC_GPIO1_IO15_PWM4_OUT 0x14>;
  187. };
  188. pinctrl_sai3: sai3grp {
  189. fsl,pins = <MX8MM_IOMUXC_SAI3_MCLK_SAI3_MCLK 0x94>,
  190. <MX8MM_IOMUXC_SAI3_RXC_SAI3_RX_BCLK 0x94>,
  191. <MX8MM_IOMUXC_SAI3_RXFS_SAI3_RX_SYNC 0x94>,
  192. <MX8MM_IOMUXC_SAI3_RXD_SAI3_RX_DATA0 0x94>,
  193. <MX8MM_IOMUXC_SAI3_TXFS_SAI3_TX_SYNC 0x94>,
  194. <MX8MM_IOMUXC_SAI3_TXD_SAI3_TX_DATA0 0x94>,
  195. <MX8MM_IOMUXC_SAI3_TXC_SAI3_TX_BCLK 0x94>;
  196. };
  197. pinctrl_uart1: uart1grp {
  198. fsl,pins = <MX8MM_IOMUXC_UART1_RXD_UART1_DCE_RX 0x16>,
  199. <MX8MM_IOMUXC_UART1_TXD_UART1_DCE_TX 0x16>;
  200. };
  201. pinctrl_uart2: uart2grp {
  202. fsl,pins = <MX8MM_IOMUXC_UART2_RXD_UART2_DCE_RX 0x16>,
  203. <MX8MM_IOMUXC_UART2_TXD_UART2_DCE_TX 0x16>;
  204. };
  205. pinctrl_uart3: uart3grp {
  206. fsl,pins = <MX8MM_IOMUXC_UART3_RXD_UART3_DCE_RX 0x16>,
  207. <MX8MM_IOMUXC_UART3_TXD_UART3_DCE_TX 0x16>;
  208. };
  209. pinctrl_uart4: uart4grp {
  210. fsl,pins = <MX8MM_IOMUXC_UART4_RXD_UART4_DCE_RX 0x16>,
  211. <MX8MM_IOMUXC_UART4_TXD_UART4_DCE_TX 0x16>;
  212. };
  213. pinctrl_usbotg1: usbotg1grp {
  214. fsl,pins = <MX8MM_IOMUXC_GPIO1_IO12_USB1_OTG_PWR 0x84>,
  215. <MX8MM_IOMUXC_GPIO1_IO13_USB1_OTG_OC 0x84>;
  216. };
  217. pinctrl_usb1_connector: usb1-connectorgrp {
  218. fsl,pins = <MX8MM_IOMUXC_GPIO1_IO10_GPIO1_IO10 0x1c0>;
  219. };
  220. pinctrl_usdhc2_gpio: usdhc2grpgpiogrp {
  221. fsl,pins = <MX8MM_IOMUXC_SD2_CD_B_GPIO2_IO12 0x84>;
  222. };
  223. pinctrl_usdhc2: usdhc2grp {
  224. fsl,pins = <MX8MM_IOMUXC_SD2_CLK_USDHC2_CLK 0x1d4>,
  225. <MX8MM_IOMUXC_SD2_CMD_USDHC2_CMD 0x1d4>,
  226. <MX8MM_IOMUXC_SD2_DATA0_USDHC2_DATA0 0x1d4>,
  227. <MX8MM_IOMUXC_SD2_DATA1_USDHC2_DATA1 0x1d4>,
  228. <MX8MM_IOMUXC_SD2_DATA2_USDHC2_DATA2 0x1d4>,
  229. <MX8MM_IOMUXC_SD2_DATA3_USDHC2_DATA3 0x1d4>,
  230. <MX8MM_IOMUXC_GPIO1_IO04_USDHC2_VSELECT 0x84>;
  231. };
  232. pinctrl_usdhc2_100mhz: usdhc2-100mhzgrp {
  233. fsl,pins = <MX8MM_IOMUXC_SD2_CLK_USDHC2_CLK 0x1d4>,
  234. <MX8MM_IOMUXC_SD2_CMD_USDHC2_CMD 0x1d4>,
  235. <MX8MM_IOMUXC_SD2_DATA0_USDHC2_DATA0 0x1d4>,
  236. <MX8MM_IOMUXC_SD2_DATA1_USDHC2_DATA1 0x1d4>,
  237. <MX8MM_IOMUXC_SD2_DATA2_USDHC2_DATA2 0x1d4>,
  238. <MX8MM_IOMUXC_SD2_DATA3_USDHC2_DATA3 0x1d4>,
  239. <MX8MM_IOMUXC_GPIO1_IO04_USDHC2_VSELECT 0x84>;
  240. };
  241. pinctrl_usdhc2_200mhz: usdhc2-200mhzgrp {
  242. fsl,pins = <MX8MM_IOMUXC_SD2_CLK_USDHC2_CLK 0x1d4>,
  243. <MX8MM_IOMUXC_SD2_CMD_USDHC2_CMD 0x1d4>,
  244. <MX8MM_IOMUXC_SD2_DATA0_USDHC2_DATA0 0x1d4>,
  245. <MX8MM_IOMUXC_SD2_DATA1_USDHC2_DATA1 0x1d4>,
  246. <MX8MM_IOMUXC_SD2_DATA2_USDHC2_DATA2 0x1d4>,
  247. <MX8MM_IOMUXC_SD2_DATA3_USDHC2_DATA3 0x1d4>,
  248. <MX8MM_IOMUXC_GPIO1_IO04_USDHC2_VSELECT 0x84>;
  249. };
  250. };