imx8mm-data-modul-edm-sbc.dts 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997
  1. // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
  2. /*
  3. * Copyright 2022 Marek Vasut <[email protected]>
  4. */
  5. /dts-v1/;
  6. #include <dt-bindings/net/qca-ar803x.h>
  7. #include <dt-bindings/phy/phy-imx8-pcie.h>
  8. #include "imx8mm.dtsi"
  9. / {
  10. model = "Data Modul i.MX8M Mini eDM SBC";
  11. compatible = "dmo,imx8mm-data-modul-edm-sbc", "fsl,imx8mm";
  12. aliases {
  13. rtc0 = &rtc;
  14. rtc1 = &snvs_rtc;
  15. };
  16. chosen {
  17. stdout-path = &uart3;
  18. };
  19. memory@40000000 {
  20. device_type = "memory";
  21. /* There are 1/2/4 GiB options, adjusted by bootloader. */
  22. reg = <0x0 0x40000000 0 0x40000000>;
  23. };
  24. backlight: backlight {
  25. compatible = "pwm-backlight";
  26. pinctrl-names = "default";
  27. pinctrl-0 = <&pinctrl_panel_backlight>;
  28. brightness-levels = <0 1 10 20 30 40 50 60 70 75 80 90 100>;
  29. default-brightness-level = <7>;
  30. enable-gpios = <&gpio3 0 GPIO_ACTIVE_HIGH>;
  31. pwms = <&pwm1 0 5000000 0>;
  32. /* Disabled by default, unless display board plugged in. */
  33. status = "disabled";
  34. };
  35. clk_xtal25: clk-xtal25 {
  36. compatible = "fixed-clock";
  37. #clock-cells = <0>;
  38. clock-frequency = <25000000>;
  39. };
  40. panel: panel {
  41. backlight = <&backlight>;
  42. power-supply = <&reg_panel_vcc>;
  43. /* Disabled by default, unless display board plugged in. */
  44. status = "disabled";
  45. };
  46. reg_panel_vcc: regulator-panel-vcc {
  47. compatible = "regulator-fixed";
  48. pinctrl-names = "default";
  49. pinctrl-0 = <&pinctrl_panel_vcc_reg>;
  50. regulator-name = "PANEL_VCC";
  51. regulator-min-microvolt = <5000000>;
  52. regulator-max-microvolt = <5000000>;
  53. gpio = <&gpio3 6 0>;
  54. enable-active-high;
  55. /* Disabled by default, unless display board plugged in. */
  56. status = "disabled";
  57. };
  58. reg_usdhc2_vcc: regulator-usdhc2-vcc {
  59. compatible = "regulator-fixed";
  60. pinctrl-names = "default";
  61. pinctrl-0 = <&pinctrl_usdhc2_vcc_reg>;
  62. regulator-name = "V_3V3_SD";
  63. regulator-min-microvolt = <3300000>;
  64. regulator-max-microvolt = <3300000>;
  65. gpio = <&gpio2 19 0>;
  66. enable-active-high;
  67. };
  68. watchdog-gpio {
  69. /* TPS3813 */
  70. pinctrl-names = "default";
  71. pinctrl-0 = <&pinctrl_watchdog_gpio>;
  72. compatible = "linux,wdt-gpio";
  73. always-enabled;
  74. gpios = <&gpio1 8 GPIO_ACTIVE_HIGH>;
  75. hw_algo = "level";
  76. /* Reset triggers in 2..3 seconds */
  77. hw_margin_ms = <1500>;
  78. /* Disabled by default */
  79. status = "disabled";
  80. };
  81. };
  82. &A53_0 {
  83. cpu-supply = <&buck2_reg>;
  84. };
  85. &A53_1 {
  86. cpu-supply = <&buck2_reg>;
  87. };
  88. &A53_2 {
  89. cpu-supply = <&buck2_reg>;
  90. };
  91. &A53_3 {
  92. cpu-supply = <&buck2_reg>;
  93. };
  94. &ddrc {
  95. operating-points-v2 = <&ddrc_opp_table>;
  96. ddrc_opp_table: opp-table {
  97. compatible = "operating-points-v2";
  98. opp-25M {
  99. opp-hz = /bits/ 64 <25000000>;
  100. };
  101. opp-100M {
  102. opp-hz = /bits/ 64 <100000000>;
  103. };
  104. opp-750M {
  105. opp-hz = /bits/ 64 <750000000>;
  106. };
  107. };
  108. };
  109. &ecspi1 {
  110. pinctrl-names = "default";
  111. pinctrl-0 = <&pinctrl_ecspi1>;
  112. cs-gpios = <&gpio5 9 GPIO_ACTIVE_LOW>;
  113. status = "okay";
  114. flash@0 { /* W25Q128FVSI */
  115. compatible = "jedec,spi-nor";
  116. m25p,fast-read;
  117. spi-max-frequency = <50000000>;
  118. reg = <0>;
  119. };
  120. };
  121. &ecspi2 { /* Feature connector SPI */
  122. pinctrl-names = "default";
  123. pinctrl-0 = <&pinctrl_ecspi2>;
  124. cs-gpios = <&gpio5 13 GPIO_ACTIVE_LOW>;
  125. /* Disabled by default, unless feature board plugged in. */
  126. status = "disabled";
  127. };
  128. &ecspi3 { /* Display connector SPI */
  129. pinctrl-names = "default";
  130. pinctrl-0 = <&pinctrl_ecspi3>;
  131. cs-gpios = <&gpio5 25 GPIO_ACTIVE_LOW>;
  132. /* Disabled by default, unless display board plugged in. */
  133. status = "disabled";
  134. };
  135. &fec1 {
  136. pinctrl-names = "default";
  137. pinctrl-0 = <&pinctrl_fec1>;
  138. phy-mode = "rgmii-id";
  139. phy-handle = <&fec1_phy>;
  140. phy-supply = <&buck4_reg>;
  141. fsl,magic-packet;
  142. status = "okay";
  143. mdio {
  144. #address-cells = <1>;
  145. #size-cells = <0>;
  146. /* Atheros AR8031 PHY */
  147. fec1_phy: ethernet-phy@0 {
  148. compatible = "ethernet-phy-ieee802.3-c22";
  149. reg = <0>;
  150. /*
  151. * Dedicated ENET_WOL# signal is unused, the PHY
  152. * can wake the SoC up via INT signal as well.
  153. */
  154. interrupts-extended = <&gpio1 15 IRQ_TYPE_LEVEL_LOW>;
  155. reset-gpios = <&gpio1 1 GPIO_ACTIVE_LOW>;
  156. reset-assert-us = <10000>;
  157. reset-deassert-us = <10000>;
  158. qca,clk-out-frequency = <125000000>;
  159. qca,clk-out-strength = <AR803X_STRENGTH_FULL>;
  160. qca,keep-pll-enabled;
  161. vddio-supply = <&vddio>;
  162. vddio: vddio-regulator {
  163. regulator-name = "VDDIO";
  164. regulator-min-microvolt = <1800000>;
  165. regulator-max-microvolt = <1800000>;
  166. };
  167. vddh: vddh-regulator {
  168. regulator-name = "VDDH";
  169. };
  170. };
  171. };
  172. };
  173. &gpio1 {
  174. gpio-line-names =
  175. "", "ENET_RST#", "WDOG_B#", "PMIC_INT#",
  176. "", "M2-B_PCIE_RST#", "M2-B_PCIE_WAKE#", "RTC_IRQ#",
  177. "WDOG_KICK#", "M2-B_PCIE_CLKREQ#",
  178. "USB1_OTG_ID_3V3", "ENET_WOL#",
  179. "", "", "", "ENET_INT#",
  180. "", "", "", "", "", "", "", "",
  181. "", "", "", "", "", "", "", "";
  182. };
  183. &gpio2 {
  184. gpio-line-names =
  185. "MEMCFG2", "MEMCFG1", "DSI_RESET_1V8#", "DSI_IRQ_1V8#",
  186. "M2-B_FULL_CARD_PWROFF_1V8#", "EEPROM_WP_1V8#",
  187. "PCIE_CLK_GEN_CLKPWRGD_PD_1V8#", "GRAPHICS_PRSNT_1V8#",
  188. "MEMCFG0", "WDOG_EN",
  189. "M2-B_W_DISABLE1_WWAN_1V8#", "M2-B_W_DISABLE2_GPS_1V8#",
  190. "", "", "", "",
  191. "", "", "", "SD2_RESET#", "", "", "", "",
  192. "", "", "", "", "", "", "", "";
  193. };
  194. &gpio3 {
  195. gpio-line-names =
  196. "BL_ENABLE_1V8", "PG_V_IN_VAR#", "", "",
  197. "", "", "TFT_ENABLE_1V8", "GRAPHICS_GPIO0_1V8",
  198. "CSI_PD_1V8", "CSI_RESET_1V8#", "", "",
  199. "", "", "", "",
  200. "", "", "", "M2-B_WAKE_WWAN_1V8#",
  201. "M2-B_RESET_1V8#", "", "", "",
  202. "", "", "", "", "", "", "", "";
  203. };
  204. &gpio4 {
  205. gpio-line-names =
  206. "NC0", "NC1", "BOOTCFG0", "BOOTCFG1",
  207. "BOOTCFG2", "BOOTCFG3", "BOOTCFG4", "BOOTCFG5",
  208. "BOOTCFG6", "BOOTCFG7", "NC10", "NC11",
  209. "BOOTCFG8", "BOOTCFG9", "BOOTCFG10", "BOOTCFG11",
  210. "BOOTCFG12", "BOOTCFG13", "BOOTCFG14", "BOOTCFG15",
  211. "NC20", "", "", "",
  212. "", "CAN_INT#", "CAN_RST#", "GPIO4_IO27",
  213. "DIS_USB_DN2", "", "", "";
  214. };
  215. &gpio5 {
  216. gpio-line-names =
  217. "", "DIS_USB_DN1", "USBHUB_RESET#", "GPIO5_IO03",
  218. "GPIO5_IO04", "", "", "",
  219. "", "SPI1_CS#", "", "",
  220. "", "SPI2_CS#", "I2C1_SCL_3V3", "I2C1_SDA_3V3",
  221. "I2C2_SCL_3V3", "I2C2_SDA_3V3", "I2C3_SCL_3V3", "I2C3_SDA_3V3",
  222. "I2C4_SCL_3V3", "I2C4_SDA_3V3", "", "",
  223. "", "SPI3_CS#", "", "", "", "", "", "";
  224. };
  225. &i2c1 {
  226. /* IMX8MM ERRATA e7805 -- I2C is limited to 384 kHz due to SoC bug */
  227. clock-frequency = <100000>;
  228. pinctrl-names = "default", "gpio";
  229. pinctrl-0 = <&pinctrl_i2c1>;
  230. pinctrl-1 = <&pinctrl_i2c1_gpio>;
  231. scl-gpios = <&gpio5 14 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
  232. sda-gpios = <&gpio5 15 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
  233. status = "okay";
  234. pmic: pmic@4b {
  235. compatible = "rohm,bd71847";
  236. reg = <0x4b>;
  237. pinctrl-names = "default";
  238. pinctrl-0 = <&pinctrl_pmic>;
  239. interrupt-parent = <&gpio1>;
  240. interrupts = <3 IRQ_TYPE_EDGE_FALLING>;
  241. rohm,reset-snvs-powered;
  242. /*
  243. * i.MX 8M Mini Data Sheet for Consumer Products
  244. * 3.1.3 Operating ranges
  245. * MIMX8MM4DVTLZAA
  246. */
  247. regulators {
  248. /* VDD_SOC */
  249. buck1_reg: BUCK1 {
  250. regulator-name = "buck1";
  251. regulator-min-microvolt = <850000>;
  252. regulator-max-microvolt = <850000>;
  253. regulator-boot-on;
  254. regulator-always-on;
  255. regulator-ramp-delay = <1250>;
  256. };
  257. /* VDD_ARM */
  258. buck2_reg: BUCK2 {
  259. regulator-name = "buck2";
  260. regulator-min-microvolt = <850000>;
  261. regulator-max-microvolt = <1050000>;
  262. regulator-boot-on;
  263. regulator-always-on;
  264. regulator-ramp-delay = <1250>;
  265. rohm,dvs-run-voltage = <1000000>;
  266. rohm,dvs-idle-voltage = <950000>;
  267. };
  268. /* VDD_DRAM, BUCK5 */
  269. buck3_reg: BUCK3 {
  270. regulator-name = "buck3";
  271. /* 1.5 GHz DDR bus clock */
  272. regulator-min-microvolt = <900000>;
  273. regulator-max-microvolt = <1000000>;
  274. regulator-boot-on;
  275. regulator-always-on;
  276. };
  277. /* 3V3_VDD, BUCK6 */
  278. buck4_reg: BUCK4 {
  279. regulator-name = "buck4";
  280. regulator-min-microvolt = <3300000>;
  281. regulator-max-microvolt = <3300000>;
  282. regulator-boot-on;
  283. regulator-always-on;
  284. };
  285. /* 1V8_VDD, BUCK7 */
  286. buck5_reg: BUCK5 {
  287. regulator-name = "buck5";
  288. regulator-min-microvolt = <1800000>;
  289. regulator-max-microvolt = <1800000>;
  290. regulator-boot-on;
  291. regulator-always-on;
  292. };
  293. /* 1V1_NVCC_DRAM, BUCK8 */
  294. buck6_reg: BUCK6 {
  295. regulator-name = "buck6";
  296. regulator-min-microvolt = <1100000>;
  297. regulator-max-microvolt = <1100000>;
  298. regulator-boot-on;
  299. regulator-always-on;
  300. };
  301. /* 1V8_NVCC_SNVS */
  302. ldo1_reg: LDO1 {
  303. regulator-name = "ldo1";
  304. regulator-min-microvolt = <1800000>;
  305. regulator-max-microvolt = <1800000>;
  306. regulator-boot-on;
  307. regulator-always-on;
  308. };
  309. /* 0V8_VDD_SNVS */
  310. ldo2_reg: LDO2 {
  311. regulator-name = "ldo2";
  312. regulator-min-microvolt = <800000>;
  313. regulator-max-microvolt = <800000>;
  314. regulator-boot-on;
  315. regulator-always-on;
  316. };
  317. /* 1V8_VDDA */
  318. ldo3_reg: LDO3 {
  319. regulator-name = "ldo3";
  320. regulator-min-microvolt = <1800000>;
  321. regulator-max-microvolt = <1800000>;
  322. regulator-boot-on;
  323. regulator-always-on;
  324. };
  325. /* 0V9_VDD_PHY */
  326. ldo4_reg: LDO4 {
  327. regulator-name = "ldo4";
  328. regulator-min-microvolt = <900000>;
  329. regulator-max-microvolt = <900000>;
  330. regulator-boot-on;
  331. regulator-always-on;
  332. };
  333. /* 1V2_VDD_PHY */
  334. ldo6_reg: LDO6 {
  335. regulator-name = "ldo6";
  336. regulator-min-microvolt = <1200000>;
  337. regulator-max-microvolt = <1200000>;
  338. regulator-boot-on;
  339. regulator-always-on;
  340. };
  341. };
  342. };
  343. };
  344. &i2c2 {
  345. /* IMX8MM ERRATA e7805 -- I2C is limited to 384 kHz due to SoC bug */
  346. clock-frequency = <100000>;
  347. pinctrl-names = "default", "gpio";
  348. pinctrl-0 = <&pinctrl_i2c2>;
  349. pinctrl-1 = <&pinctrl_i2c2_gpio>;
  350. scl-gpios = <&gpio5 16 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
  351. sda-gpios = <&gpio5 17 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
  352. status = "okay";
  353. usb-hub@2c {
  354. pinctrl-names = "default";
  355. pinctrl-0 = <&pinctrl_usb_hub>;
  356. compatible = "microchip,usb2514bi";
  357. reg = <0x2c>;
  358. individual-port-switching;
  359. reset-gpios = <&gpio5 2 GPIO_ACTIVE_LOW>;
  360. self-powered;
  361. };
  362. eeprom: eeprom@50 {
  363. compatible = "atmel,24c32";
  364. reg = <0x50>;
  365. pagesize = <32>;
  366. };
  367. rtc: rtc@68 {
  368. pinctrl-names = "default";
  369. pinctrl-0 = <&pinctrl_rtc>;
  370. compatible = "st,m41t62";
  371. reg = <0x68>;
  372. interrupts-extended = <&gpio1 7 IRQ_TYPE_LEVEL_LOW>;
  373. };
  374. pcieclk: clk@6a {
  375. compatible = "renesas,9fgv0241";
  376. reg = <0x6a>;
  377. clocks = <&clk_xtal25>;
  378. #clock-cells = <1>;
  379. };
  380. };
  381. &i2c3 { /* Display connector I2C */
  382. /* IMX8MM ERRATA e7805 -- I2C is limited to 384 kHz due to SoC bug */
  383. clock-frequency = <320000>;
  384. pinctrl-names = "default", "gpio";
  385. pinctrl-0 = <&pinctrl_i2c3>;
  386. pinctrl-1 = <&pinctrl_i2c3_gpio>;
  387. scl-gpios = <&gpio5 18 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
  388. sda-gpios = <&gpio5 19 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
  389. status = "okay";
  390. };
  391. &i2c4 { /* Feature connector I2C */
  392. /* IMX8MM ERRATA e7805 -- I2C is limited to 384 kHz due to SoC bug */
  393. clock-frequency = <320000>;
  394. pinctrl-names = "default", "gpio";
  395. pinctrl-0 = <&pinctrl_i2c4>;
  396. pinctrl-1 = <&pinctrl_i2c4_gpio>;
  397. scl-gpios = <&gpio5 20 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
  398. sda-gpios = <&gpio5 21 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
  399. status = "okay";
  400. };
  401. &iomuxc {
  402. pinctrl-names = "default";
  403. pinctrl-0 = <&pinctrl_hog_feature>, <&pinctrl_hog_misc>,
  404. <&pinctrl_hog_panel>, <&pinctrl_hog_sbc>,
  405. <&pinctrl_panel_expansion>;
  406. pinctrl_ecspi1: ecspi1-grp {
  407. fsl,pins = <
  408. MX8MM_IOMUXC_ECSPI1_SCLK_ECSPI1_SCLK 0x44
  409. MX8MM_IOMUXC_ECSPI1_MOSI_ECSPI1_MOSI 0x44
  410. MX8MM_IOMUXC_ECSPI1_MISO_ECSPI1_MISO 0x44
  411. MX8MM_IOMUXC_ECSPI1_SS0_GPIO5_IO9 0x40
  412. >;
  413. };
  414. pinctrl_ecspi2: ecspi2-grp {
  415. fsl,pins = <
  416. MX8MM_IOMUXC_ECSPI2_SCLK_ECSPI2_SCLK 0x44
  417. MX8MM_IOMUXC_ECSPI2_MOSI_ECSPI2_MOSI 0x44
  418. MX8MM_IOMUXC_ECSPI2_MISO_ECSPI2_MISO 0x44
  419. MX8MM_IOMUXC_ECSPI2_SS0_GPIO5_IO13 0x40
  420. >;
  421. };
  422. pinctrl_ecspi3: ecspi3-grp {
  423. fsl,pins = <
  424. MX8MM_IOMUXC_UART1_RXD_ECSPI3_SCLK 0x44
  425. MX8MM_IOMUXC_UART1_TXD_ECSPI3_MOSI 0x44
  426. MX8MM_IOMUXC_UART2_RXD_ECSPI3_MISO 0x44
  427. MX8MM_IOMUXC_UART2_TXD_GPIO5_IO25 0x40
  428. >;
  429. };
  430. pinctrl_fec1: fec1-grp {
  431. fsl,pins = <
  432. MX8MM_IOMUXC_ENET_MDC_ENET1_MDC 0x3
  433. MX8MM_IOMUXC_ENET_MDIO_ENET1_MDIO 0x3
  434. MX8MM_IOMUXC_ENET_RD0_ENET1_RGMII_RD0 0x91
  435. MX8MM_IOMUXC_ENET_RD1_ENET1_RGMII_RD1 0x91
  436. MX8MM_IOMUXC_ENET_RD2_ENET1_RGMII_RD2 0x91
  437. MX8MM_IOMUXC_ENET_RD3_ENET1_RGMII_RD3 0x91
  438. MX8MM_IOMUXC_ENET_RXC_ENET1_RGMII_RXC 0x91
  439. MX8MM_IOMUXC_ENET_RX_CTL_ENET1_RGMII_RX_CTL 0x91
  440. MX8MM_IOMUXC_ENET_TD0_ENET1_RGMII_TD0 0x1f
  441. MX8MM_IOMUXC_ENET_TD1_ENET1_RGMII_TD1 0x1f
  442. MX8MM_IOMUXC_ENET_TD2_ENET1_RGMII_TD2 0x1f
  443. MX8MM_IOMUXC_ENET_TD3_ENET1_RGMII_TD3 0x1f
  444. MX8MM_IOMUXC_ENET_TXC_ENET1_RGMII_TXC 0x1f
  445. MX8MM_IOMUXC_ENET_TX_CTL_ENET1_RGMII_TX_CTL 0x1f
  446. /* ENET_RST# */
  447. MX8MM_IOMUXC_GPIO1_IO01_GPIO1_IO1 0x6
  448. /* ENET_WOL# */
  449. MX8MM_IOMUXC_GPIO1_IO11_GPIO1_IO11 0x40000090
  450. /* ENET_INT# */
  451. MX8MM_IOMUXC_GPIO1_IO15_GPIO1_IO15 0x40000090
  452. >;
  453. };
  454. pinctrl_hog_feature: hog-feature-grp {
  455. fsl,pins = <
  456. /* GPIO4_IO27 */
  457. MX8MM_IOMUXC_SAI2_MCLK_GPIO4_IO27 0x40000006
  458. /* GPIO5_IO03 */
  459. MX8MM_IOMUXC_SPDIF_TX_GPIO5_IO3 0x40000006
  460. /* GPIO5_IO04 */
  461. MX8MM_IOMUXC_SPDIF_RX_GPIO5_IO4 0x40000006
  462. /* CAN_INT# */
  463. MX8MM_IOMUXC_SAI2_TXC_GPIO4_IO25 0x40000090
  464. /* CAN_RST# */
  465. MX8MM_IOMUXC_SAI2_TXD0_GPIO4_IO26 0x26
  466. >;
  467. };
  468. pinctrl_hog_panel: hog-panel-grp {
  469. fsl,pins = <
  470. /* GRAPHICS_GPIO0_1V8 */
  471. MX8MM_IOMUXC_NAND_DATA01_GPIO3_IO7 0x26
  472. >;
  473. };
  474. pinctrl_hog_misc: hog-misc-grp {
  475. fsl,pins = <
  476. /* PG_V_IN_VAR# */
  477. MX8MM_IOMUXC_NAND_CE0_B_GPIO3_IO1 0x40000000
  478. /* CSI_PD_1V8 */
  479. MX8MM_IOMUXC_NAND_DATA02_GPIO3_IO8 0x0
  480. /* CSI_RESET_1V8# */
  481. MX8MM_IOMUXC_NAND_DATA03_GPIO3_IO9 0x0
  482. /* DIS_USB_DN1 */
  483. MX8MM_IOMUXC_SAI3_TXD_GPIO5_IO1 0x0
  484. /* DIS_USB_DN2 */
  485. MX8MM_IOMUXC_SAI3_RXFS_GPIO4_IO28 0x0
  486. /* EEPROM_WP_1V8# */
  487. MX8MM_IOMUXC_SD1_DATA3_GPIO2_IO5 0x100
  488. /* PCIE_CLK_GEN_CLKPWRGD_PD_1V8# */
  489. MX8MM_IOMUXC_SD1_DATA4_GPIO2_IO6 0x0
  490. /* GRAPHICS_PRSNT_1V8# */
  491. MX8MM_IOMUXC_SD1_DATA5_GPIO2_IO7 0x40000000
  492. /* CLK_CCM_CLKO1_3V3 */
  493. MX8MM_IOMUXC_GPIO1_IO14_CCMSRCGPCMIX_CLKO1 0x10
  494. >;
  495. };
  496. pinctrl_hog_sbc: hog-sbc-grp {
  497. fsl,pins = <
  498. /* MEMCFG[0..2] straps */
  499. MX8MM_IOMUXC_SD1_DATA6_GPIO2_IO8 0x40000140
  500. MX8MM_IOMUXC_SD1_CMD_GPIO2_IO1 0x40000140
  501. MX8MM_IOMUXC_SD1_CLK_GPIO2_IO0 0x40000140
  502. /* BOOT_CFG[0..15] straps */
  503. MX8MM_IOMUXC_SAI1_RXD0_GPIO4_IO2 0x40000000
  504. MX8MM_IOMUXC_SAI1_RXD1_GPIO4_IO3 0x40000000
  505. MX8MM_IOMUXC_SAI1_RXD2_GPIO4_IO4 0x40000000
  506. MX8MM_IOMUXC_SAI1_RXD3_GPIO4_IO5 0x40000000
  507. MX8MM_IOMUXC_SAI1_RXD4_GPIO4_IO6 0x40000000
  508. MX8MM_IOMUXC_SAI1_RXD5_GPIO4_IO7 0x40000000
  509. MX8MM_IOMUXC_SAI1_RXD6_GPIO4_IO8 0x40000000
  510. MX8MM_IOMUXC_SAI1_RXD7_GPIO4_IO9 0x40000000
  511. MX8MM_IOMUXC_SAI1_TXD0_GPIO4_IO12 0x40000000
  512. MX8MM_IOMUXC_SAI1_TXD1_GPIO4_IO13 0x40000000
  513. MX8MM_IOMUXC_SAI1_TXD2_GPIO4_IO14 0x40000000
  514. MX8MM_IOMUXC_SAI1_TXD3_GPIO4_IO15 0x40000000
  515. MX8MM_IOMUXC_SAI1_TXD4_GPIO4_IO16 0x40000000
  516. MX8MM_IOMUXC_SAI1_TXD5_GPIO4_IO17 0x40000000
  517. MX8MM_IOMUXC_SAI1_TXD6_GPIO4_IO18 0x40000000
  518. MX8MM_IOMUXC_SAI1_TXD7_GPIO4_IO19 0x40000000
  519. /* Not connected pins */
  520. MX8MM_IOMUXC_SAI1_MCLK_GPIO4_IO20 0x0
  521. MX8MM_IOMUXC_SAI1_TXFS_GPIO4_IO10 0x0
  522. MX8MM_IOMUXC_SAI1_TXC_GPIO4_IO11 0x0
  523. MX8MM_IOMUXC_SAI1_RXFS_GPIO4_IO0 0x0
  524. MX8MM_IOMUXC_SAI1_RXC_GPIO4_IO1 0x0
  525. >;
  526. };
  527. pinctrl_i2c1: i2c1-grp {
  528. fsl,pins = <
  529. MX8MM_IOMUXC_I2C1_SCL_I2C1_SCL 0x40000084
  530. MX8MM_IOMUXC_I2C1_SDA_I2C1_SDA 0x40000084
  531. >;
  532. };
  533. pinctrl_i2c1_gpio: i2c1-gpio-grp {
  534. fsl,pins = <
  535. MX8MM_IOMUXC_I2C1_SCL_GPIO5_IO14 0x84
  536. MX8MM_IOMUXC_I2C1_SDA_GPIO5_IO15 0x84
  537. >;
  538. };
  539. pinctrl_i2c2: i2c2-grp {
  540. fsl,pins = <
  541. MX8MM_IOMUXC_I2C2_SCL_I2C2_SCL 0x40000084
  542. MX8MM_IOMUXC_I2C2_SDA_I2C2_SDA 0x40000084
  543. >;
  544. };
  545. pinctrl_i2c2_gpio: i2c2-gpio-grp {
  546. fsl,pins = <
  547. MX8MM_IOMUXC_I2C2_SCL_GPIO5_IO16 0x84
  548. MX8MM_IOMUXC_I2C2_SDA_GPIO5_IO17 0x84
  549. >;
  550. };
  551. pinctrl_i2c3: i2c3-grp {
  552. fsl,pins = <
  553. MX8MM_IOMUXC_I2C3_SCL_I2C3_SCL 0x40000084
  554. MX8MM_IOMUXC_I2C3_SDA_I2C3_SDA 0x40000084
  555. >;
  556. };
  557. pinctrl_i2c3_gpio: i2c3-gpio-grp {
  558. fsl,pins = <
  559. MX8MM_IOMUXC_I2C3_SCL_GPIO5_IO18 0x84
  560. MX8MM_IOMUXC_I2C3_SDA_GPIO5_IO19 0x84
  561. >;
  562. };
  563. pinctrl_i2c4: i2c4-grp {
  564. fsl,pins = <
  565. MX8MM_IOMUXC_I2C4_SCL_I2C4_SCL 0x40000084
  566. MX8MM_IOMUXC_I2C4_SDA_I2C4_SDA 0x40000084
  567. >;
  568. };
  569. pinctrl_i2c4_gpio: i2c4-gpio-grp {
  570. fsl,pins = <
  571. MX8MM_IOMUXC_I2C4_SCL_GPIO5_IO20 0x84
  572. MX8MM_IOMUXC_I2C4_SDA_GPIO5_IO21 0x84
  573. >;
  574. };
  575. pinctrl_panel_backlight: panel-backlight-grp {
  576. fsl,pins = <
  577. /* BL_ENABLE_1V8 */
  578. MX8MM_IOMUXC_NAND_ALE_GPIO3_IO0 0x104
  579. >;
  580. };
  581. pinctrl_panel_expansion: panel-expansion-grp {
  582. fsl,pins = <
  583. /* DSI_RESET_1V8# */
  584. MX8MM_IOMUXC_SD1_DATA0_GPIO2_IO2 0x2
  585. /* DSI_IRQ_1V8# */
  586. MX8MM_IOMUXC_SD1_DATA1_GPIO2_IO3 0x40000090
  587. >;
  588. };
  589. pinctrl_panel_vcc_reg: panel-vcc-grp {
  590. fsl,pins = <
  591. /* TFT_ENABLE_1V8 */
  592. MX8MM_IOMUXC_NAND_DATA00_GPIO3_IO6 0x104
  593. >;
  594. };
  595. pinctrl_panel_pwm: panel-pwm-grp {
  596. fsl,pins = <
  597. /* BL_PWM_3V3 */
  598. MX8MM_IOMUXC_SPDIF_EXT_CLK_PWM1_OUT 0x12
  599. >;
  600. };
  601. pinctrl_pcie0: pcie-grp {
  602. fsl,pins = <
  603. /* M2-B_RESET_1V8# */
  604. MX8MM_IOMUXC_SAI5_RXC_GPIO3_IO20 0x102
  605. /* M2-B_PCIE_RST# */
  606. MX8MM_IOMUXC_GPIO1_IO05_GPIO1_IO5 0x2
  607. /* M2-B_FULL_CARD_PWROFF_1V8# */
  608. MX8MM_IOMUXC_SD1_DATA2_GPIO2_IO4 0x102
  609. /* M2-B_W_DISABLE1_WWAN_1V8# */
  610. MX8MM_IOMUXC_SD1_RESET_B_GPIO2_IO10 0x102
  611. /* M2-B_W_DISABLE2_GPS_1V8# */
  612. MX8MM_IOMUXC_SD1_STROBE_GPIO2_IO11 0x102
  613. /* CLK_M2_32K768 */
  614. MX8MM_IOMUXC_GPIO1_IO00_ANAMIX_REF_CLK_32K 0x14
  615. /* M2-B_WAKE_WWAN_1V8# */
  616. MX8MM_IOMUXC_SAI5_RXFS_GPIO3_IO19 0x40000140
  617. /* M2-B_PCIE_WAKE# */
  618. MX8MM_IOMUXC_GPIO1_IO06_GPIO1_IO6 0x40000140
  619. /* M2-B_PCIE_CLKREQ# */
  620. MX8MM_IOMUXC_GPIO1_IO09_GPIO1_IO9 0x40000140
  621. >;
  622. };
  623. pinctrl_pmic: pmic-grp {
  624. fsl,pins = <
  625. MX8MM_IOMUXC_GPIO1_IO03_GPIO1_IO3 0x40000090
  626. >;
  627. };
  628. pinctrl_rtc: rtc-grp {
  629. fsl,pins = <
  630. /* RTC_IRQ# */
  631. MX8MM_IOMUXC_GPIO1_IO07_GPIO1_IO7 0x40000090
  632. >;
  633. };
  634. pinctrl_sai5: sai5-grp {
  635. fsl,pins = <
  636. MX8MM_IOMUXC_SAI5_MCLK_SAI5_MCLK 0x100
  637. MX8MM_IOMUXC_SAI5_RXD0_SAI5_RX_DATA0 0x0
  638. MX8MM_IOMUXC_SAI5_RXD1_SAI5_TX_SYNC 0x100
  639. MX8MM_IOMUXC_SAI5_RXD2_SAI5_TX_BCLK 0x100
  640. MX8MM_IOMUXC_SAI5_RXD3_SAI5_TX_DATA0 0x100
  641. >;
  642. };
  643. pinctrl_uart1: uart1-grp {
  644. fsl,pins = <
  645. MX8MM_IOMUXC_SAI2_RXC_UART1_DCE_RX 0x90
  646. MX8MM_IOMUXC_SAI2_RXD0_UART1_DCE_RTS_B 0x90
  647. MX8MM_IOMUXC_SAI2_RXFS_UART1_DCE_TX 0x50
  648. MX8MM_IOMUXC_SAI2_TXFS_UART1_DCE_CTS_B 0x50
  649. >;
  650. };
  651. pinctrl_uart2: uart2-grp {
  652. fsl,pins = <
  653. MX8MM_IOMUXC_SAI3_RXC_UART2_DCE_CTS_B 0x50
  654. MX8MM_IOMUXC_SAI3_RXD_UART2_DCE_RTS_B 0x90
  655. MX8MM_IOMUXC_SAI3_TXC_UART2_DCE_TX 0x50
  656. MX8MM_IOMUXC_SAI3_TXFS_UART2_DCE_RX 0x90
  657. >;
  658. };
  659. pinctrl_uart3: uart3-grp {
  660. fsl,pins = <
  661. MX8MM_IOMUXC_UART3_RXD_UART3_DCE_RX 0x40
  662. MX8MM_IOMUXC_UART3_TXD_UART3_DCE_TX 0x40
  663. >;
  664. };
  665. pinctrl_uart4: uart4-grp {
  666. fsl,pins = <
  667. MX8MM_IOMUXC_UART4_RXD_UART4_DCE_RX 0x40
  668. MX8MM_IOMUXC_UART4_TXD_UART4_DCE_TX 0x40
  669. >;
  670. };
  671. pinctrl_usb_hub: usb-hub-grp {
  672. fsl,pins = <
  673. /* USBHUB_RESET# */
  674. MX8MM_IOMUXC_SAI3_MCLK_GPIO5_IO2 0x4
  675. >;
  676. };
  677. pinctrl_usb_otg1: usb-otg1-grp {
  678. fsl,pins = <
  679. MX8MM_IOMUXC_GPIO1_IO10_GPIO1_IO10 0x40000000
  680. MX8MM_IOMUXC_GPIO1_IO12_USB1_OTG_PWR 0x4
  681. MX8MM_IOMUXC_GPIO1_IO13_USB1_OTG_OC 0x40000090
  682. >;
  683. };
  684. pinctrl_usdhc2_vcc_reg: usdhc2-vcc-reg-grp {
  685. fsl,pins = <
  686. MX8MM_IOMUXC_SD2_RESET_B_GPIO2_IO19 0x4
  687. >;
  688. };
  689. pinctrl_usdhc2: usdhc2-grp {
  690. fsl,pins = <
  691. MX8MM_IOMUXC_SD2_CLK_USDHC2_CLK 0x190
  692. MX8MM_IOMUXC_SD2_CMD_USDHC2_CMD 0x1d0
  693. MX8MM_IOMUXC_SD2_DATA0_USDHC2_DATA0 0x1d0
  694. MX8MM_IOMUXC_SD2_DATA1_USDHC2_DATA1 0x1d0
  695. MX8MM_IOMUXC_SD2_DATA2_USDHC2_DATA2 0x1d0
  696. MX8MM_IOMUXC_SD2_DATA3_USDHC2_DATA3 0x1d0
  697. MX8MM_IOMUXC_SD2_WP_USDHC2_WP 0x400000d6
  698. MX8MM_IOMUXC_SD2_CD_B_USDHC2_CD_B 0x0d6
  699. MX8MM_IOMUXC_GPIO1_IO04_USDHC2_VSELECT 0x1d0
  700. >;
  701. };
  702. pinctrl_usdhc2_100mhz: usdhc2-100mhz-grp {
  703. fsl,pins = <
  704. MX8MM_IOMUXC_SD2_CLK_USDHC2_CLK 0x194
  705. MX8MM_IOMUXC_SD2_CMD_USDHC2_CMD 0x1d4
  706. MX8MM_IOMUXC_SD2_DATA0_USDHC2_DATA0 0x1d4
  707. MX8MM_IOMUXC_SD2_DATA1_USDHC2_DATA1 0x1d4
  708. MX8MM_IOMUXC_SD2_DATA2_USDHC2_DATA2 0x1d4
  709. MX8MM_IOMUXC_SD2_DATA3_USDHC2_DATA3 0x1d4
  710. MX8MM_IOMUXC_SD2_WP_USDHC2_WP 0x400000d6
  711. MX8MM_IOMUXC_SD2_CD_B_USDHC2_CD_B 0x0d6
  712. MX8MM_IOMUXC_GPIO1_IO04_USDHC2_VSELECT 0x1d0
  713. >;
  714. };
  715. pinctrl_usdhc2_200mhz: usdhc2-200mhz-grp {
  716. fsl,pins = <
  717. MX8MM_IOMUXC_SD2_CLK_USDHC2_CLK 0x196
  718. MX8MM_IOMUXC_SD2_CMD_USDHC2_CMD 0x1d6
  719. MX8MM_IOMUXC_SD2_DATA0_USDHC2_DATA0 0x1d6
  720. MX8MM_IOMUXC_SD2_DATA1_USDHC2_DATA1 0x1d6
  721. MX8MM_IOMUXC_SD2_DATA2_USDHC2_DATA2 0x1d6
  722. MX8MM_IOMUXC_SD2_DATA3_USDHC2_DATA3 0x1d6
  723. MX8MM_IOMUXC_SD2_WP_USDHC2_WP 0x400000d6
  724. MX8MM_IOMUXC_SD2_CD_B_USDHC2_CD_B 0x0d6
  725. MX8MM_IOMUXC_GPIO1_IO04_USDHC2_VSELECT 0x1d0
  726. >;
  727. };
  728. pinctrl_usdhc3: usdhc3-grp {
  729. fsl,pins = <
  730. MX8MM_IOMUXC_NAND_WE_B_USDHC3_CLK 0x190
  731. MX8MM_IOMUXC_NAND_WP_B_USDHC3_CMD 0x1d0
  732. MX8MM_IOMUXC_NAND_DATA04_USDHC3_DATA0 0x1d0
  733. MX8MM_IOMUXC_NAND_DATA05_USDHC3_DATA1 0x1d0
  734. MX8MM_IOMUXC_NAND_DATA06_USDHC3_DATA2 0x1d0
  735. MX8MM_IOMUXC_NAND_DATA07_USDHC3_DATA3 0x1d0
  736. MX8MM_IOMUXC_NAND_RE_B_USDHC3_DATA4 0x1d0
  737. MX8MM_IOMUXC_NAND_CE2_B_USDHC3_DATA5 0x1d0
  738. MX8MM_IOMUXC_NAND_CE3_B_USDHC3_DATA6 0x1d0
  739. MX8MM_IOMUXC_NAND_CLE_USDHC3_DATA7 0x1d0
  740. MX8MM_IOMUXC_NAND_CE1_B_USDHC3_STROBE 0x190
  741. MX8MM_IOMUXC_NAND_READY_B_SD3_RESET_B 0x40
  742. >;
  743. };
  744. pinctrl_usdhc3_100mhz: usdhc3-100mhz-grp {
  745. fsl,pins = <
  746. MX8MM_IOMUXC_NAND_WE_B_USDHC3_CLK 0x194
  747. MX8MM_IOMUXC_NAND_WP_B_USDHC3_CMD 0x1d4
  748. MX8MM_IOMUXC_NAND_DATA04_USDHC3_DATA0 0x1d4
  749. MX8MM_IOMUXC_NAND_DATA05_USDHC3_DATA1 0x1d4
  750. MX8MM_IOMUXC_NAND_DATA06_USDHC3_DATA2 0x1d4
  751. MX8MM_IOMUXC_NAND_DATA07_USDHC3_DATA3 0x1d4
  752. MX8MM_IOMUXC_NAND_RE_B_USDHC3_DATA4 0x1d4
  753. MX8MM_IOMUXC_NAND_CE2_B_USDHC3_DATA5 0x1d4
  754. MX8MM_IOMUXC_NAND_CE3_B_USDHC3_DATA6 0x1d4
  755. MX8MM_IOMUXC_NAND_CLE_USDHC3_DATA7 0x1d4
  756. MX8MM_IOMUXC_NAND_CE1_B_USDHC3_STROBE 0x194
  757. MX8MM_IOMUXC_NAND_READY_B_SD3_RESET_B 0x40
  758. >;
  759. };
  760. pinctrl_usdhc3_200mhz: usdhc3-200mhz-grp {
  761. fsl,pins = <
  762. MX8MM_IOMUXC_NAND_WE_B_USDHC3_CLK 0x196
  763. MX8MM_IOMUXC_NAND_WP_B_USDHC3_CMD 0x1d6
  764. MX8MM_IOMUXC_NAND_DATA04_USDHC3_DATA0 0x1d6
  765. MX8MM_IOMUXC_NAND_DATA05_USDHC3_DATA1 0x1d6
  766. MX8MM_IOMUXC_NAND_DATA06_USDHC3_DATA2 0x1d6
  767. MX8MM_IOMUXC_NAND_DATA07_USDHC3_DATA3 0x1d6
  768. MX8MM_IOMUXC_NAND_RE_B_USDHC3_DATA4 0x1d6
  769. MX8MM_IOMUXC_NAND_CE2_B_USDHC3_DATA5 0x1d6
  770. MX8MM_IOMUXC_NAND_CE3_B_USDHC3_DATA6 0x1d6
  771. MX8MM_IOMUXC_NAND_CLE_USDHC3_DATA7 0x1d6
  772. MX8MM_IOMUXC_NAND_CE1_B_USDHC3_STROBE 0x196
  773. MX8MM_IOMUXC_NAND_READY_B_SD3_RESET_B 0x40
  774. >;
  775. };
  776. pinctrl_watchdog_gpio: watchdog-gpio-grp {
  777. fsl,pins = <
  778. /* WDOG_B# */
  779. MX8MM_IOMUXC_GPIO1_IO02_GPIO1_IO2 0x26
  780. /* WDOG_EN -- ungate WDT RESET# signal propagation */
  781. MX8MM_IOMUXC_SD1_DATA7_GPIO2_IO9 0x6
  782. /* WDOG_KICK# / WDI */
  783. MX8MM_IOMUXC_GPIO1_IO08_GPIO1_IO8 0x26
  784. >;
  785. };
  786. };
  787. &pcie_phy {
  788. fsl,clkreq-unsupported; /* CLKREQ_B is not connected to suitable input */
  789. fsl,refclk-pad-mode = <IMX8_PCIE_REFCLK_PAD_INPUT>;
  790. fsl,tx-deemph-gen1 = <0x2d>;
  791. fsl,tx-deemph-gen2 = <0xf>;
  792. clocks = <&pcieclk 0>;
  793. status = "okay";
  794. };
  795. &pcie0 {
  796. pinctrl-names = "default";
  797. pinctrl-0 = <&pinctrl_pcie0>;
  798. reset-gpio = <&gpio1 5 GPIO_ACTIVE_LOW>;
  799. clocks = <&clk IMX8MM_CLK_PCIE1_ROOT>, <&clk IMX8MM_CLK_PCIE1_AUX>,
  800. <&pcieclk 0>;
  801. clock-names = "pcie", "pcie_aux", "pcie_bus";
  802. assigned-clocks = <&clk IMX8MM_CLK_PCIE1_AUX>,
  803. <&clk IMX8MM_CLK_PCIE1_CTRL>;
  804. assigned-clock-rates = <10000000>, <250000000>;
  805. assigned-clock-parents = <&clk IMX8MM_SYS_PLL2_50M>,
  806. <&clk IMX8MM_SYS_PLL2_250M>;
  807. status = "okay";
  808. };
  809. &pwm1 {
  810. pinctrl-names = "default";
  811. pinctrl-0 = <&pinctrl_panel_pwm>;
  812. /* Disabled by default, unless display board plugged in. */
  813. status = "disabled";
  814. };
  815. &sai5 {
  816. pinctrl-names = "default";
  817. pinctrl-0 = <&pinctrl_sai5>;
  818. fsl,sai-mclk-direction-output;
  819. /* Input into codec PLL */
  820. assigned-clocks = <&clk IMX8MM_CLK_SAI5>;
  821. assigned-clock-parents = <&clk IMX8MM_AUDIO_PLL2_OUT>;
  822. assigned-clock-rates = <22579200>;
  823. /* Disabled by default, unless display board plugged in. */
  824. status = "disabled";
  825. };
  826. &uart1 {
  827. pinctrl-names = "default";
  828. pinctrl-0 = <&pinctrl_uart1>;
  829. uart-has-rtscts;
  830. status = "disabled";
  831. };
  832. &uart2 {
  833. pinctrl-names = "default";
  834. pinctrl-0 = <&pinctrl_uart2>;
  835. status = "disabled";
  836. };
  837. &uart3 { /* A53 Debug */
  838. pinctrl-names = "default";
  839. pinctrl-0 = <&pinctrl_uart3>;
  840. status = "okay";
  841. };
  842. &uart4 { /* M4 Debug */
  843. pinctrl-names = "default";
  844. pinctrl-0 = <&pinctrl_uart4>;
  845. /* UART4 is reserved for CM and RDC blocks CA access to UART4. */
  846. status = "disabled";
  847. };
  848. &usbotg1 {
  849. pinctrl-names = "default";
  850. pinctrl-0 = <&pinctrl_usb_otg1>;
  851. dr_mode = "otg";
  852. status = "okay";
  853. };
  854. &usbotg2 {
  855. disable-over-current;
  856. dr_mode = "host";
  857. status = "okay";
  858. };
  859. &usdhc2 { /* MicroSD */
  860. assigned-clocks = <&clk IMX8MM_CLK_USDHC2_ROOT>;
  861. pinctrl-names = "default", "state_100mhz", "state_200mhz";
  862. pinctrl-0 = <&pinctrl_usdhc2>;
  863. pinctrl-1 = <&pinctrl_usdhc2_100mhz>;
  864. pinctrl-2 = <&pinctrl_usdhc2_200mhz>;
  865. bus-width = <4>;
  866. vmmc-supply = <&reg_usdhc2_vcc>;
  867. status = "okay";
  868. };
  869. &usdhc3 { /* eMMC */
  870. assigned-clocks = <&clk IMX8MM_CLK_USDHC3_ROOT>;
  871. assigned-clock-rates = <400000000>;
  872. pinctrl-names = "default", "state_100mhz", "state_200mhz";
  873. pinctrl-0 = <&pinctrl_usdhc3>;
  874. pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
  875. pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
  876. bus-width = <8>;
  877. non-removable;
  878. vmmc-supply = <&buck4_reg>;
  879. vqmmc-supply = <&buck5_reg>;
  880. status = "okay";
  881. };
  882. &wdog1 {
  883. status = "okay";
  884. };