fsl-lx2160a-qds.dts 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338
  1. // SPDX-License-Identifier: (GPL-2.0 OR MIT)
  2. //
  3. // Device Tree file for LX2160AQDS
  4. //
  5. // Copyright 2018 NXP
  6. /dts-v1/;
  7. #include "fsl-lx2160a.dtsi"
  8. / {
  9. model = "NXP Layerscape LX2160AQDS";
  10. compatible = "fsl,lx2160a-qds", "fsl,lx2160a";
  11. aliases {
  12. crypto = &crypto;
  13. mmc0 = &esdhc0;
  14. mmc1 = &esdhc1;
  15. serial0 = &uart0;
  16. };
  17. chosen {
  18. stdout-path = "serial0:115200n8";
  19. };
  20. sb_3v3: regulator-sb3v3 {
  21. compatible = "regulator-fixed";
  22. regulator-name = "MC34717-3.3VSB";
  23. regulator-min-microvolt = <3300000>;
  24. regulator-max-microvolt = <3300000>;
  25. regulator-boot-on;
  26. regulator-always-on;
  27. };
  28. mdio-mux-1 {
  29. compatible = "mdio-mux-multiplexer";
  30. mux-controls = <&mux 0>;
  31. mdio-parent-bus = <&emdio1>;
  32. #address-cells = <1>;
  33. #size-cells = <0>;
  34. mdio@0 { /* On-board PHY #1 RGMI1*/
  35. reg = <0x00>;
  36. #address-cells = <1>;
  37. #size-cells = <0>;
  38. };
  39. mdio@8 { /* On-board PHY #2 RGMI2*/
  40. reg = <0x8>;
  41. #address-cells = <1>;
  42. #size-cells = <0>;
  43. };
  44. mdio@18 { /* Slot #1 */
  45. reg = <0x18>;
  46. #address-cells = <1>;
  47. #size-cells = <0>;
  48. };
  49. mdio@19 { /* Slot #2 */
  50. reg = <0x19>;
  51. #address-cells = <1>;
  52. #size-cells = <0>;
  53. };
  54. mdio@1a { /* Slot #3 */
  55. reg = <0x1a>;
  56. #address-cells = <1>;
  57. #size-cells = <0>;
  58. };
  59. mdio@1b { /* Slot #4 */
  60. reg = <0x1b>;
  61. #address-cells = <1>;
  62. #size-cells = <0>;
  63. };
  64. mdio@1c { /* Slot #5 */
  65. reg = <0x1c>;
  66. #address-cells = <1>;
  67. #size-cells = <0>;
  68. };
  69. mdio@1d { /* Slot #6 */
  70. reg = <0x1d>;
  71. #address-cells = <1>;
  72. #size-cells = <0>;
  73. };
  74. mdio@1e { /* Slot #7 */
  75. reg = <0x1e>;
  76. #address-cells = <1>;
  77. #size-cells = <0>;
  78. };
  79. mdio@1f { /* Slot #8 */
  80. reg = <0x1f>;
  81. #address-cells = <1>;
  82. #size-cells = <0>;
  83. };
  84. };
  85. mdio-mux-2 {
  86. compatible = "mdio-mux-multiplexer";
  87. mux-controls = <&mux 1>;
  88. mdio-parent-bus = <&emdio2>;
  89. #address-cells = <1>;
  90. #size-cells = <0>;
  91. mdio@0 { /* Slot #1 (secondary EMI) */
  92. reg = <0x00>;
  93. #address-cells = <1>;
  94. #size-cells = <0>;
  95. };
  96. mdio@1 { /* Slot #2 (secondary EMI) */
  97. reg = <0x01>;
  98. #address-cells = <1>;
  99. #size-cells = <0>;
  100. };
  101. mdio@2 { /* Slot #3 (secondary EMI) */
  102. reg = <0x02>;
  103. #address-cells = <1>;
  104. #size-cells = <0>;
  105. };
  106. mdio@3 { /* Slot #4 (secondary EMI) */
  107. reg = <0x03>;
  108. #address-cells = <1>;
  109. #size-cells = <0>;
  110. };
  111. mdio@4 { /* Slot #5 (secondary EMI) */
  112. reg = <0x04>;
  113. #address-cells = <1>;
  114. #size-cells = <0>;
  115. };
  116. mdio@5 { /* Slot #6 (secondary EMI) */
  117. reg = <0x05>;
  118. #address-cells = <1>;
  119. #size-cells = <0>;
  120. };
  121. mdio@6 { /* Slot #7 (secondary EMI) */
  122. reg = <0x06>;
  123. #address-cells = <1>;
  124. #size-cells = <0>;
  125. };
  126. mdio@7 { /* Slot #8 (secondary EMI) */
  127. reg = <0x07>;
  128. #address-cells = <1>;
  129. #size-cells = <0>;
  130. };
  131. };
  132. };
  133. &can0 {
  134. status = "okay";
  135. };
  136. &can1 {
  137. status = "okay";
  138. };
  139. &crypto {
  140. status = "okay";
  141. };
  142. &dspi0 {
  143. status = "okay";
  144. dflash0: flash@0 {
  145. #address-cells = <1>;
  146. #size-cells = <1>;
  147. compatible = "jedec,spi-nor";
  148. reg = <0>;
  149. spi-max-frequency = <1000000>;
  150. };
  151. };
  152. &dspi1 {
  153. status = "okay";
  154. dflash1: flash@0 {
  155. #address-cells = <1>;
  156. #size-cells = <1>;
  157. compatible = "jedec,spi-nor";
  158. reg = <0>;
  159. spi-max-frequency = <1000000>;
  160. };
  161. };
  162. &dspi2 {
  163. status = "okay";
  164. dflash2: flash@0 {
  165. #address-cells = <1>;
  166. #size-cells = <1>;
  167. compatible = "jedec,spi-nor";
  168. reg = <0>;
  169. spi-max-frequency = <1000000>;
  170. };
  171. };
  172. &emdio1 {
  173. status = "okay";
  174. };
  175. &emdio2 {
  176. status = "okay";
  177. };
  178. &esdhc0 {
  179. status = "okay";
  180. };
  181. &esdhc1 {
  182. status = "okay";
  183. };
  184. &fspi {
  185. status = "okay";
  186. mt35xu512aba0: flash@0 {
  187. #address-cells = <1>;
  188. #size-cells = <1>;
  189. compatible = "jedec,spi-nor";
  190. m25p,fast-read;
  191. spi-max-frequency = <50000000>;
  192. reg = <0>;
  193. spi-rx-bus-width = <8>;
  194. spi-tx-bus-width = <8>;
  195. };
  196. };
  197. &i2c0 {
  198. status = "okay";
  199. fpga@66 {
  200. compatible = "fsl,lx2160aqds-fpga", "fsl,fpga-qixis-i2c",
  201. "simple-mfd";
  202. reg = <0x66>;
  203. mux: mux-controller {
  204. compatible = "reg-mux";
  205. #mux-control-cells = <1>;
  206. mux-reg-masks = <0x54 0xf8>, /* 0: reg 0x54, bits 7:3 */
  207. <0x54 0x07>; /* 1: reg 0x54, bit 2:0 */
  208. };
  209. };
  210. i2c-mux@77 {
  211. compatible = "nxp,pca9547";
  212. reg = <0x77>;
  213. #address-cells = <1>;
  214. #size-cells = <0>;
  215. i2c@2 {
  216. #address-cells = <1>;
  217. #size-cells = <0>;
  218. reg = <0x2>;
  219. power-monitor@40 {
  220. compatible = "ti,ina220";
  221. reg = <0x40>;
  222. shunt-resistor = <500>;
  223. };
  224. power-monitor@41 {
  225. compatible = "ti,ina220";
  226. reg = <0x41>;
  227. shunt-resistor = <1000>;
  228. };
  229. };
  230. i2c@3 {
  231. #address-cells = <1>;
  232. #size-cells = <0>;
  233. reg = <0x3>;
  234. temperature-sensor@4c {
  235. compatible = "nxp,sa56004";
  236. reg = <0x4c>;
  237. vcc-supply = <&sb_3v3>;
  238. };
  239. temperature-sensor@4d {
  240. compatible = "nxp,sa56004";
  241. reg = <0x4d>;
  242. vcc-supply = <&sb_3v3>;
  243. };
  244. rtc@51 {
  245. compatible = "nxp,pcf2129";
  246. reg = <0x51>;
  247. };
  248. };
  249. };
  250. };
  251. &optee {
  252. status = "okay";
  253. };
  254. &sata0 {
  255. status = "okay";
  256. };
  257. &sata1 {
  258. status = "okay";
  259. };
  260. &sata2 {
  261. status = "okay";
  262. };
  263. &sata3 {
  264. status = "okay";
  265. };
  266. &uart0 {
  267. status = "okay";
  268. };
  269. &uart1 {
  270. status = "okay";
  271. };
  272. &usb0 {
  273. status = "okay";
  274. };
  275. &usb1 {
  276. status = "okay";
  277. };