fsl-ls1088a.dtsi 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050
  1. // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
  2. /*
  3. * Device Tree Include file for NXP Layerscape-1088A family SoC.
  4. *
  5. * Copyright 2017-2020 NXP
  6. *
  7. * Harninder Rai <[email protected]>
  8. *
  9. */
  10. #include <dt-bindings/clock/fsl,qoriq-clockgen.h>
  11. #include <dt-bindings/interrupt-controller/arm-gic.h>
  12. #include <dt-bindings/thermal/thermal.h>
  13. / {
  14. compatible = "fsl,ls1088a";
  15. interrupt-parent = <&gic>;
  16. #address-cells = <2>;
  17. #size-cells = <2>;
  18. aliases {
  19. crypto = &crypto;
  20. rtc1 = &ftm_alarm0;
  21. };
  22. cpus {
  23. #address-cells = <1>;
  24. #size-cells = <0>;
  25. /* We have 2 clusters having 4 Cortex-A53 cores each */
  26. cpu0: cpu@0 {
  27. device_type = "cpu";
  28. compatible = "arm,cortex-a53";
  29. reg = <0x0>;
  30. clocks = <&clockgen QORIQ_CLK_CMUX 0>;
  31. cpu-idle-states = <&CPU_PH20>;
  32. #cooling-cells = <2>;
  33. };
  34. cpu1: cpu@1 {
  35. device_type = "cpu";
  36. compatible = "arm,cortex-a53";
  37. reg = <0x1>;
  38. clocks = <&clockgen QORIQ_CLK_CMUX 0>;
  39. cpu-idle-states = <&CPU_PH20>;
  40. #cooling-cells = <2>;
  41. };
  42. cpu2: cpu@2 {
  43. device_type = "cpu";
  44. compatible = "arm,cortex-a53";
  45. reg = <0x2>;
  46. clocks = <&clockgen QORIQ_CLK_CMUX 0>;
  47. cpu-idle-states = <&CPU_PH20>;
  48. #cooling-cells = <2>;
  49. };
  50. cpu3: cpu@3 {
  51. device_type = "cpu";
  52. compatible = "arm,cortex-a53";
  53. reg = <0x3>;
  54. clocks = <&clockgen QORIQ_CLK_CMUX 0>;
  55. cpu-idle-states = <&CPU_PH20>;
  56. #cooling-cells = <2>;
  57. };
  58. cpu4: cpu@100 {
  59. device_type = "cpu";
  60. compatible = "arm,cortex-a53";
  61. reg = <0x100>;
  62. clocks = <&clockgen QORIQ_CLK_CMUX 1>;
  63. cpu-idle-states = <&CPU_PH20>;
  64. #cooling-cells = <2>;
  65. };
  66. cpu5: cpu@101 {
  67. device_type = "cpu";
  68. compatible = "arm,cortex-a53";
  69. reg = <0x101>;
  70. clocks = <&clockgen QORIQ_CLK_CMUX 1>;
  71. cpu-idle-states = <&CPU_PH20>;
  72. #cooling-cells = <2>;
  73. };
  74. cpu6: cpu@102 {
  75. device_type = "cpu";
  76. compatible = "arm,cortex-a53";
  77. reg = <0x102>;
  78. clocks = <&clockgen QORIQ_CLK_CMUX 1>;
  79. cpu-idle-states = <&CPU_PH20>;
  80. #cooling-cells = <2>;
  81. };
  82. cpu7: cpu@103 {
  83. device_type = "cpu";
  84. compatible = "arm,cortex-a53";
  85. reg = <0x103>;
  86. clocks = <&clockgen QORIQ_CLK_CMUX 1>;
  87. cpu-idle-states = <&CPU_PH20>;
  88. #cooling-cells = <2>;
  89. };
  90. CPU_PH20: cpu-ph20 {
  91. compatible = "arm,idle-state";
  92. idle-state-name = "PH20";
  93. arm,psci-suspend-param = <0x0>;
  94. entry-latency-us = <1000>;
  95. exit-latency-us = <1000>;
  96. min-residency-us = <3000>;
  97. };
  98. };
  99. gic: interrupt-controller@6000000 {
  100. compatible = "arm,gic-v3";
  101. #interrupt-cells = <3>;
  102. interrupt-controller;
  103. reg = <0x0 0x06000000 0 0x10000>, /* GIC Dist */
  104. <0x0 0x06100000 0 0x100000>, /* GICR(RD_base+SGI_base)*/
  105. <0x0 0x0c0c0000 0 0x2000>, /* GICC */
  106. <0x0 0x0c0d0000 0 0x1000>, /* GICH */
  107. <0x0 0x0c0e0000 0 0x20000>; /* GICV */
  108. interrupts = <1 9 IRQ_TYPE_LEVEL_HIGH>;
  109. #address-cells = <2>;
  110. #size-cells = <2>;
  111. ranges;
  112. its: gic-its@6020000 {
  113. compatible = "arm,gic-v3-its";
  114. msi-controller;
  115. reg = <0x0 0x6020000 0 0x20000>;
  116. };
  117. };
  118. thermal-zones {
  119. core-cluster {
  120. polling-delay-passive = <1000>;
  121. polling-delay = <5000>;
  122. thermal-sensors = <&tmu 0>;
  123. trips {
  124. core_cluster_alert: core-cluster-alert {
  125. temperature = <85000>;
  126. hysteresis = <2000>;
  127. type = "passive";
  128. };
  129. core-cluster-crit {
  130. temperature = <95000>;
  131. hysteresis = <2000>;
  132. type = "critical";
  133. };
  134. };
  135. cooling-maps {
  136. map0 {
  137. trip = <&core_cluster_alert>;
  138. cooling-device =
  139. <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  140. <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  141. <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  142. <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  143. <&cpu4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  144. <&cpu5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  145. <&cpu6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  146. <&cpu7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
  147. };
  148. };
  149. };
  150. soc {
  151. polling-delay-passive = <1000>;
  152. polling-delay = <5000>;
  153. thermal-sensors = <&tmu 1>;
  154. trips {
  155. soc-crit {
  156. temperature = <95000>;
  157. hysteresis = <2000>;
  158. type = "critical";
  159. };
  160. };
  161. };
  162. };
  163. timer {
  164. compatible = "arm,armv8-timer";
  165. interrupts = <1 13 IRQ_TYPE_LEVEL_LOW>,/* Physical Secure PPI */
  166. <1 14 IRQ_TYPE_LEVEL_LOW>,/* Physical Non-Secure PPI */
  167. <1 11 IRQ_TYPE_LEVEL_LOW>,/* Virtual PPI */
  168. <1 10 IRQ_TYPE_LEVEL_LOW>;/* Hypervisor PPI */
  169. };
  170. pmu {
  171. compatible = "arm,cortex-a53-pmu";
  172. interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_LOW>;
  173. };
  174. psci {
  175. compatible = "arm,psci-0.2";
  176. method = "smc";
  177. };
  178. sysclk: sysclk {
  179. compatible = "fixed-clock";
  180. #clock-cells = <0>;
  181. clock-frequency = <100000000>;
  182. clock-output-names = "sysclk";
  183. };
  184. reboot {
  185. compatible = "syscon-reboot";
  186. regmap = <&reset>;
  187. offset = <0x0>;
  188. mask = <0x02>;
  189. };
  190. soc {
  191. compatible = "simple-bus";
  192. #address-cells = <2>;
  193. #size-cells = <2>;
  194. ranges;
  195. dma-ranges = <0x0 0x0 0x0 0x0 0x10000 0x00000000>;
  196. clockgen: clocking@1300000 {
  197. compatible = "fsl,ls1088a-clockgen";
  198. reg = <0 0x1300000 0 0xa0000>;
  199. #clock-cells = <2>;
  200. clocks = <&sysclk>;
  201. };
  202. dcfg: dcfg@1e00000 {
  203. compatible = "fsl,ls1088a-dcfg", "syscon";
  204. reg = <0x0 0x1e00000 0x0 0x10000>;
  205. little-endian;
  206. };
  207. reset: syscon@1e60000 {
  208. compatible = "fsl,ls1088a-reset", "syscon";
  209. reg = <0x0 0x1e60000 0x0 0x10000>;
  210. };
  211. isc: syscon@1f70000 {
  212. compatible = "fsl,ls1088a-isc", "syscon";
  213. reg = <0x0 0x1f70000 0x0 0x10000>;
  214. little-endian;
  215. #address-cells = <1>;
  216. #size-cells = <1>;
  217. ranges = <0x0 0x0 0x1f70000 0x10000>;
  218. extirq: interrupt-controller@14 {
  219. compatible = "fsl,ls1088a-extirq";
  220. #interrupt-cells = <2>;
  221. #address-cells = <0>;
  222. interrupt-controller;
  223. reg = <0x14 4>;
  224. interrupt-map =
  225. <0 0 &gic GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
  226. <1 0 &gic GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
  227. <2 0 &gic GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
  228. <3 0 &gic GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
  229. <4 0 &gic GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
  230. <5 0 &gic GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
  231. <6 0 &gic GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
  232. <7 0 &gic GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
  233. <8 0 &gic GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
  234. <9 0 &gic GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
  235. <10 0 &gic GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>,
  236. <11 0 &gic GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
  237. interrupt-map-mask = <0xf 0x0>;
  238. };
  239. };
  240. sfp: efuse@1e80000 {
  241. compatible = "fsl,ls1028a-sfp";
  242. reg = <0x0 0x1e80000 0x0 0x10000>;
  243. clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
  244. QORIQ_CLK_PLL_DIV(4)>;
  245. clock-names = "sfp";
  246. };
  247. tmu: tmu@1f80000 {
  248. compatible = "fsl,qoriq-tmu";
  249. reg = <0x0 0x1f80000 0x0 0x10000>;
  250. interrupts = <0 23 0x4>;
  251. fsl,tmu-range = <0xb0000 0x9002a 0x6004c 0x70062>;
  252. fsl,tmu-calibration =
  253. /* Calibration data group 1 */
  254. <0x00000000 0x00000023
  255. 0x00000001 0x0000002a
  256. 0x00000002 0x00000030
  257. 0x00000003 0x00000037
  258. 0x00000004 0x0000003d
  259. 0x00000005 0x00000044
  260. 0x00000006 0x0000004a
  261. 0x00000007 0x00000051
  262. 0x00000008 0x00000057
  263. 0x00000009 0x0000005e
  264. 0x0000000a 0x00000064
  265. 0x0000000b 0x0000006b
  266. /* Calibration data group 2 */
  267. 0x00010000 0x00000022
  268. 0x00010001 0x0000002a
  269. 0x00010002 0x00000032
  270. 0x00010003 0x0000003a
  271. 0x00010004 0x00000042
  272. 0x00010005 0x0000004a
  273. 0x00010006 0x00000052
  274. 0x00010007 0x0000005a
  275. 0x00010008 0x00000062
  276. 0x00010009 0x0000006a
  277. /* Calibration data group 3 */
  278. 0x00020000 0x00000021
  279. 0x00020001 0x0000002b
  280. 0x00020002 0x00000035
  281. 0x00020003 0x00000040
  282. 0x00020004 0x0000004a
  283. 0x00020005 0x00000054
  284. 0x00020006 0x0000005e
  285. /* Calibration data group 4 */
  286. 0x00030000 0x00000010
  287. 0x00030001 0x0000001c
  288. 0x00030002 0x00000027
  289. 0x00030003 0x00000032
  290. 0x00030004 0x0000003e
  291. 0x00030005 0x00000049
  292. 0x00030006 0x00000054
  293. 0x00030007 0x00000060>;
  294. little-endian;
  295. #thermal-sensor-cells = <1>;
  296. };
  297. dspi: spi@2100000 {
  298. compatible = "fsl,ls1088a-dspi",
  299. "fsl,ls1021a-v1.0-dspi";
  300. #address-cells = <1>;
  301. #size-cells = <0>;
  302. reg = <0x0 0x2100000 0x0 0x10000>;
  303. interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
  304. clock-names = "dspi";
  305. clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
  306. QORIQ_CLK_PLL_DIV(2)>;
  307. spi-num-chipselects = <6>;
  308. status = "disabled";
  309. };
  310. duart0: serial@21c0500 {
  311. compatible = "fsl,ns16550", "ns16550a";
  312. reg = <0x0 0x21c0500 0x0 0x100>;
  313. clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
  314. QORIQ_CLK_PLL_DIV(4)>;
  315. interrupts = <0 32 IRQ_TYPE_LEVEL_HIGH>;
  316. status = "disabled";
  317. };
  318. duart1: serial@21c0600 {
  319. compatible = "fsl,ns16550", "ns16550a";
  320. reg = <0x0 0x21c0600 0x0 0x100>;
  321. clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
  322. QORIQ_CLK_PLL_DIV(4)>;
  323. interrupts = <0 32 IRQ_TYPE_LEVEL_HIGH>;
  324. status = "disabled";
  325. };
  326. gpio0: gpio@2300000 {
  327. compatible = "fsl,ls1088a-gpio", "fsl,qoriq-gpio";
  328. reg = <0x0 0x2300000 0x0 0x10000>;
  329. interrupts = <0 36 IRQ_TYPE_LEVEL_HIGH>;
  330. little-endian;
  331. gpio-controller;
  332. #gpio-cells = <2>;
  333. interrupt-controller;
  334. #interrupt-cells = <2>;
  335. };
  336. gpio1: gpio@2310000 {
  337. compatible = "fsl,ls1088a-gpio", "fsl,qoriq-gpio";
  338. reg = <0x0 0x2310000 0x0 0x10000>;
  339. interrupts = <0 36 IRQ_TYPE_LEVEL_HIGH>;
  340. little-endian;
  341. gpio-controller;
  342. #gpio-cells = <2>;
  343. interrupt-controller;
  344. #interrupt-cells = <2>;
  345. };
  346. gpio2: gpio@2320000 {
  347. compatible = "fsl,ls1088a-gpio", "fsl,qoriq-gpio";
  348. reg = <0x0 0x2320000 0x0 0x10000>;
  349. interrupts = <0 37 IRQ_TYPE_LEVEL_HIGH>;
  350. little-endian;
  351. gpio-controller;
  352. #gpio-cells = <2>;
  353. interrupt-controller;
  354. #interrupt-cells = <2>;
  355. };
  356. gpio3: gpio@2330000 {
  357. compatible = "fsl,ls1088a-gpio", "fsl,qoriq-gpio";
  358. reg = <0x0 0x2330000 0x0 0x10000>;
  359. interrupts = <0 37 IRQ_TYPE_LEVEL_HIGH>;
  360. little-endian;
  361. gpio-controller;
  362. #gpio-cells = <2>;
  363. interrupt-controller;
  364. #interrupt-cells = <2>;
  365. };
  366. ifc: memory-controller@2240000 {
  367. compatible = "fsl,ifc";
  368. reg = <0x0 0x2240000 0x0 0x20000>;
  369. interrupts = <0 21 IRQ_TYPE_LEVEL_HIGH>;
  370. little-endian;
  371. #address-cells = <2>;
  372. #size-cells = <1>;
  373. status = "disabled";
  374. };
  375. i2c0: i2c@2000000 {
  376. compatible = "fsl,vf610-i2c";
  377. #address-cells = <1>;
  378. #size-cells = <0>;
  379. reg = <0x0 0x2000000 0x0 0x10000>;
  380. interrupts = <0 34 IRQ_TYPE_LEVEL_HIGH>;
  381. clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
  382. QORIQ_CLK_PLL_DIV(8)>;
  383. status = "disabled";
  384. };
  385. i2c1: i2c@2010000 {
  386. compatible = "fsl,vf610-i2c";
  387. #address-cells = <1>;
  388. #size-cells = <0>;
  389. reg = <0x0 0x2010000 0x0 0x10000>;
  390. interrupts = <0 34 IRQ_TYPE_LEVEL_HIGH>;
  391. clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
  392. QORIQ_CLK_PLL_DIV(8)>;
  393. status = "disabled";
  394. };
  395. i2c2: i2c@2020000 {
  396. compatible = "fsl,vf610-i2c";
  397. #address-cells = <1>;
  398. #size-cells = <0>;
  399. reg = <0x0 0x2020000 0x0 0x10000>;
  400. interrupts = <0 35 IRQ_TYPE_LEVEL_HIGH>;
  401. clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
  402. QORIQ_CLK_PLL_DIV(8)>;
  403. status = "disabled";
  404. };
  405. i2c3: i2c@2030000 {
  406. compatible = "fsl,vf610-i2c";
  407. #address-cells = <1>;
  408. #size-cells = <0>;
  409. reg = <0x0 0x2030000 0x0 0x10000>;
  410. interrupts = <0 35 IRQ_TYPE_LEVEL_HIGH>;
  411. clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
  412. QORIQ_CLK_PLL_DIV(8)>;
  413. status = "disabled";
  414. };
  415. qspi: spi@20c0000 {
  416. compatible = "fsl,ls2080a-qspi";
  417. #address-cells = <1>;
  418. #size-cells = <0>;
  419. reg = <0x0 0x20c0000 0x0 0x10000>,
  420. <0x0 0x20000000 0x0 0x10000000>;
  421. reg-names = "QuadSPI", "QuadSPI-memory";
  422. interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
  423. clock-names = "qspi_en", "qspi";
  424. clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
  425. QORIQ_CLK_PLL_DIV(4)>,
  426. <&clockgen QORIQ_CLK_PLATFORM_PLL
  427. QORIQ_CLK_PLL_DIV(4)>;
  428. status = "disabled";
  429. };
  430. esdhc: esdhc@2140000 {
  431. compatible = "fsl,ls1088a-esdhc", "fsl,esdhc";
  432. reg = <0x0 0x2140000 0x0 0x10000>;
  433. interrupts = <0 28 0x4>; /* Level high type */
  434. clock-frequency = <0>;
  435. clocks = <&clockgen QORIQ_CLK_HWACCEL 1>;
  436. voltage-ranges = <1800 1800 3300 3300>;
  437. sdhci,auto-cmd12;
  438. little-endian;
  439. bus-width = <4>;
  440. status = "disabled";
  441. };
  442. usb0: usb@3100000 {
  443. compatible = "snps,dwc3";
  444. reg = <0x0 0x3100000 0x0 0x10000>;
  445. interrupts = <0 80 IRQ_TYPE_LEVEL_HIGH>;
  446. dr_mode = "host";
  447. snps,quirk-frame-length-adjustment = <0x20>;
  448. snps,dis_rxdet_inp3_quirk;
  449. snps,incr-burst-type-adjustment = <1>, <4>, <8>, <16>;
  450. status = "disabled";
  451. };
  452. usb1: usb@3110000 {
  453. compatible = "snps,dwc3";
  454. reg = <0x0 0x3110000 0x0 0x10000>;
  455. interrupts = <0 81 IRQ_TYPE_LEVEL_HIGH>;
  456. dr_mode = "host";
  457. snps,quirk-frame-length-adjustment = <0x20>;
  458. snps,dis_rxdet_inp3_quirk;
  459. snps,incr-burst-type-adjustment = <1>, <4>, <8>, <16>;
  460. status = "disabled";
  461. };
  462. sata: sata@3200000 {
  463. compatible = "fsl,ls1088a-ahci";
  464. reg = <0x0 0x3200000 0x0 0x10000>,
  465. <0x7 0x100520 0x0 0x4>;
  466. reg-names = "ahci", "sata-ecc";
  467. interrupts = <0 133 IRQ_TYPE_LEVEL_HIGH>;
  468. clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
  469. QORIQ_CLK_PLL_DIV(4)>;
  470. dma-coherent;
  471. status = "disabled";
  472. };
  473. crypto: crypto@8000000 {
  474. compatible = "fsl,sec-v5.0", "fsl,sec-v4.0";
  475. fsl,sec-era = <8>;
  476. #address-cells = <1>;
  477. #size-cells = <1>;
  478. ranges = <0x0 0x00 0x8000000 0x100000>;
  479. reg = <0x00 0x8000000 0x0 0x100000>;
  480. interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>;
  481. dma-coherent;
  482. sec_jr0: jr@10000 {
  483. compatible = "fsl,sec-v5.0-job-ring",
  484. "fsl,sec-v4.0-job-ring";
  485. reg = <0x10000 0x10000>;
  486. interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>;
  487. };
  488. sec_jr1: jr@20000 {
  489. compatible = "fsl,sec-v5.0-job-ring",
  490. "fsl,sec-v4.0-job-ring";
  491. reg = <0x20000 0x10000>;
  492. interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>;
  493. };
  494. sec_jr2: jr@30000 {
  495. compatible = "fsl,sec-v5.0-job-ring",
  496. "fsl,sec-v4.0-job-ring";
  497. reg = <0x30000 0x10000>;
  498. interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>;
  499. };
  500. sec_jr3: jr@40000 {
  501. compatible = "fsl,sec-v5.0-job-ring",
  502. "fsl,sec-v4.0-job-ring";
  503. reg = <0x40000 0x10000>;
  504. interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
  505. };
  506. };
  507. pcie1: pcie@3400000 {
  508. compatible = "fsl,ls1088a-pcie";
  509. reg = <0x00 0x03400000 0x0 0x00100000>, /* controller registers */
  510. <0x20 0x00000000 0x0 0x00002000>; /* configuration space */
  511. reg-names = "regs", "config";
  512. interrupts = <0 108 IRQ_TYPE_LEVEL_HIGH>; /* aer interrupt */
  513. interrupt-names = "aer";
  514. #address-cells = <3>;
  515. #size-cells = <2>;
  516. device_type = "pci";
  517. dma-coherent;
  518. num-viewport = <256>;
  519. bus-range = <0x0 0xff>;
  520. ranges = <0x81000000 0x0 0x00000000 0x20 0x00010000 0x0 0x00010000 /* downstream I/O */
  521. 0x82000000 0x0 0x40000000 0x20 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
  522. msi-parent = <&its>;
  523. #interrupt-cells = <1>;
  524. interrupt-map-mask = <0 0 0 7>;
  525. interrupt-map = <0000 0 0 1 &gic 0 0 0 109 IRQ_TYPE_LEVEL_HIGH>,
  526. <0000 0 0 2 &gic 0 0 0 110 IRQ_TYPE_LEVEL_HIGH>,
  527. <0000 0 0 3 &gic 0 0 0 111 IRQ_TYPE_LEVEL_HIGH>,
  528. <0000 0 0 4 &gic 0 0 0 112 IRQ_TYPE_LEVEL_HIGH>;
  529. iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */
  530. status = "disabled";
  531. };
  532. pcie_ep1: pcie-ep@3400000 {
  533. compatible = "fsl,ls1088a-pcie-ep", "fsl,ls-pcie-ep";
  534. reg = <0x00 0x03400000 0x0 0x00100000>,
  535. <0x20 0x00000000 0x8 0x00000000>;
  536. reg-names = "regs", "addr_space";
  537. num-ib-windows = <24>;
  538. num-ob-windows = <256>;
  539. max-functions = /bits/ 8 <2>;
  540. status = "disabled";
  541. };
  542. pcie2: pcie@3500000 {
  543. compatible = "fsl,ls1088a-pcie";
  544. reg = <0x00 0x03500000 0x0 0x00100000>, /* controller registers */
  545. <0x28 0x00000000 0x0 0x00002000>; /* configuration space */
  546. reg-names = "regs", "config";
  547. interrupts = <0 113 IRQ_TYPE_LEVEL_HIGH>; /* aer interrupt */
  548. interrupt-names = "aer";
  549. #address-cells = <3>;
  550. #size-cells = <2>;
  551. device_type = "pci";
  552. dma-coherent;
  553. num-viewport = <6>;
  554. bus-range = <0x0 0xff>;
  555. ranges = <0x81000000 0x0 0x00000000 0x28 0x00010000 0x0 0x00010000 /* downstream I/O */
  556. 0x82000000 0x0 0x40000000 0x28 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
  557. msi-parent = <&its>;
  558. #interrupt-cells = <1>;
  559. interrupt-map-mask = <0 0 0 7>;
  560. interrupt-map = <0000 0 0 1 &gic 0 0 0 114 IRQ_TYPE_LEVEL_HIGH>,
  561. <0000 0 0 2 &gic 0 0 0 115 IRQ_TYPE_LEVEL_HIGH>,
  562. <0000 0 0 3 &gic 0 0 0 116 IRQ_TYPE_LEVEL_HIGH>,
  563. <0000 0 0 4 &gic 0 0 0 117 IRQ_TYPE_LEVEL_HIGH>;
  564. iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */
  565. status = "disabled";
  566. };
  567. pcie_ep2: pcie-ep@3500000 {
  568. compatible = "fsl,ls1088a-pcie-ep", "fsl,ls-pcie-ep";
  569. reg = <0x00 0x03500000 0x0 0x00100000>,
  570. <0x28 0x00000000 0x8 0x00000000>;
  571. reg-names = "regs", "addr_space";
  572. num-ib-windows = <6>;
  573. num-ob-windows = <6>;
  574. status = "disabled";
  575. };
  576. pcie3: pcie@3600000 {
  577. compatible = "fsl,ls1088a-pcie";
  578. reg = <0x00 0x03600000 0x0 0x00100000>, /* controller registers */
  579. <0x30 0x00000000 0x0 0x00002000>; /* configuration space */
  580. reg-names = "regs", "config";
  581. interrupts = <0 118 IRQ_TYPE_LEVEL_HIGH>; /* aer interrupt */
  582. interrupt-names = "aer";
  583. #address-cells = <3>;
  584. #size-cells = <2>;
  585. device_type = "pci";
  586. dma-coherent;
  587. num-viewport = <6>;
  588. bus-range = <0x0 0xff>;
  589. ranges = <0x81000000 0x0 0x00000000 0x30 0x00010000 0x0 0x00010000 /* downstream I/O */
  590. 0x82000000 0x0 0x40000000 0x30 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
  591. msi-parent = <&its>;
  592. #interrupt-cells = <1>;
  593. interrupt-map-mask = <0 0 0 7>;
  594. interrupt-map = <0000 0 0 1 &gic 0 0 0 119 IRQ_TYPE_LEVEL_HIGH>,
  595. <0000 0 0 2 &gic 0 0 0 120 IRQ_TYPE_LEVEL_HIGH>,
  596. <0000 0 0 3 &gic 0 0 0 121 IRQ_TYPE_LEVEL_HIGH>,
  597. <0000 0 0 4 &gic 0 0 0 122 IRQ_TYPE_LEVEL_HIGH>;
  598. iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */
  599. status = "disabled";
  600. };
  601. pcie_ep3: pcie-ep@3600000 {
  602. compatible = "fsl,ls1088a-pcie-ep", "fsl,ls-pcie-ep";
  603. reg = <0x00 0x03600000 0x0 0x00100000>,
  604. <0x30 0x00000000 0x8 0x00000000>;
  605. reg-names = "regs", "addr_space";
  606. num-ib-windows = <6>;
  607. num-ob-windows = <6>;
  608. status = "disabled";
  609. };
  610. smmu: iommu@5000000 {
  611. compatible = "arm,mmu-500";
  612. reg = <0 0x5000000 0 0x800000>;
  613. #iommu-cells = <1>;
  614. stream-match-mask = <0x7C00>;
  615. #global-interrupts = <12>;
  616. // global secure fault
  617. interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
  618. // combined secure
  619. <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
  620. // global non-secure fault
  621. <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
  622. // combined non-secure
  623. <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
  624. // performance counter interrupts 0-7
  625. <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>,
  626. <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>,
  627. <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>,
  628. <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>,
  629. <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>,
  630. <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>,
  631. <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>,
  632. <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>,
  633. // per context interrupt, 64 interrupts
  634. <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>,
  635. <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>,
  636. <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>,
  637. <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>,
  638. <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>,
  639. <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>,
  640. <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>,
  641. <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>,
  642. <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>,
  643. <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
  644. <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>,
  645. <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>,
  646. <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>,
  647. <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>,
  648. <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>,
  649. <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>,
  650. <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>,
  651. <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>,
  652. <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>,
  653. <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>,
  654. <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>,
  655. <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>,
  656. <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>,
  657. <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>,
  658. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  659. <GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH>,
  660. <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>,
  661. <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>,
  662. <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>,
  663. <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>,
  664. <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>,
  665. <GIC_SPI 177 IRQ_TYPE_LEVEL_HIGH>,
  666. <GIC_SPI 178 IRQ_TYPE_LEVEL_HIGH>,
  667. <GIC_SPI 179 IRQ_TYPE_LEVEL_HIGH>,
  668. <GIC_SPI 180 IRQ_TYPE_LEVEL_HIGH>,
  669. <GIC_SPI 181 IRQ_TYPE_LEVEL_HIGH>,
  670. <GIC_SPI 182 IRQ_TYPE_LEVEL_HIGH>,
  671. <GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>,
  672. <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>,
  673. <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>,
  674. <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>,
  675. <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>,
  676. <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>,
  677. <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>,
  678. <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>,
  679. <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>,
  680. <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>,
  681. <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH>,
  682. <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>,
  683. <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH>,
  684. <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>,
  685. <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>,
  686. <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>,
  687. <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>,
  688. <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>,
  689. <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>,
  690. <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>,
  691. <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>,
  692. <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>,
  693. <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>,
  694. <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>,
  695. <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>,
  696. <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>,
  697. <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>;
  698. };
  699. console@8340020 {
  700. compatible = "fsl,dpaa2-console";
  701. reg = <0x00000000 0x08340020 0 0x2>;
  702. };
  703. ptp-timer@8b95000 {
  704. compatible = "fsl,dpaa2-ptp";
  705. reg = <0x0 0x8b95000 0x0 0x100>;
  706. clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
  707. QORIQ_CLK_PLL_DIV(1)>;
  708. little-endian;
  709. fsl,extts-fifo;
  710. };
  711. emdio1: mdio@8b96000 {
  712. compatible = "fsl,fman-memac-mdio";
  713. reg = <0x0 0x8b96000 0x0 0x1000>;
  714. little-endian;
  715. #address-cells = <1>;
  716. #size-cells = <0>;
  717. clock-frequency = <2500000>;
  718. clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
  719. QORIQ_CLK_PLL_DIV(1)>;
  720. status = "disabled";
  721. };
  722. emdio2: mdio@8b97000 {
  723. compatible = "fsl,fman-memac-mdio";
  724. reg = <0x0 0x8b97000 0x0 0x1000>;
  725. little-endian;
  726. #address-cells = <1>;
  727. #size-cells = <0>;
  728. clock-frequency = <2500000>;
  729. clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
  730. QORIQ_CLK_PLL_DIV(1)>;
  731. status = "disabled";
  732. };
  733. pcs_mdio1: mdio@8c07000 {
  734. compatible = "fsl,fman-memac-mdio";
  735. reg = <0x0 0x8c07000 0x0 0x1000>;
  736. little-endian;
  737. #address-cells = <1>;
  738. #size-cells = <0>;
  739. status = "disabled";
  740. pcs1: ethernet-phy@0 {
  741. reg = <0>;
  742. };
  743. };
  744. pcs_mdio2: mdio@8c0b000 {
  745. compatible = "fsl,fman-memac-mdio";
  746. reg = <0x0 0x8c0b000 0x0 0x1000>;
  747. little-endian;
  748. #address-cells = <1>;
  749. #size-cells = <0>;
  750. status = "disabled";
  751. pcs2: ethernet-phy@0 {
  752. reg = <0>;
  753. };
  754. };
  755. pcs_mdio3: mdio@8c0f000 {
  756. compatible = "fsl,fman-memac-mdio";
  757. reg = <0x0 0x8c0f000 0x0 0x1000>;
  758. little-endian;
  759. #address-cells = <1>;
  760. #size-cells = <0>;
  761. status = "disabled";
  762. pcs3_0: ethernet-phy@0 {
  763. reg = <0>;
  764. };
  765. pcs3_1: ethernet-phy@1 {
  766. reg = <1>;
  767. };
  768. pcs3_2: ethernet-phy@2 {
  769. reg = <2>;
  770. };
  771. pcs3_3: ethernet-phy@3 {
  772. reg = <3>;
  773. };
  774. };
  775. pcs_mdio7: mdio@8c1f000 {
  776. compatible = "fsl,fman-memac-mdio";
  777. reg = <0x0 0x8c1f000 0x0 0x1000>;
  778. little-endian;
  779. #address-cells = <1>;
  780. #size-cells = <0>;
  781. status = "disabled";
  782. pcs7_0: ethernet-phy@0 {
  783. reg = <0>;
  784. };
  785. pcs7_1: ethernet-phy@1 {
  786. reg = <1>;
  787. };
  788. pcs7_2: ethernet-phy@2 {
  789. reg = <2>;
  790. };
  791. pcs7_3: ethernet-phy@3 {
  792. reg = <3>;
  793. };
  794. };
  795. cluster1_core0_watchdog: wdt@c000000 {
  796. compatible = "arm,sp805", "arm,primecell";
  797. reg = <0x0 0xc000000 0x0 0x1000>;
  798. clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
  799. QORIQ_CLK_PLL_DIV(16)>,
  800. <&clockgen QORIQ_CLK_PLATFORM_PLL
  801. QORIQ_CLK_PLL_DIV(16)>;
  802. clock-names = "wdog_clk", "apb_pclk";
  803. };
  804. cluster1_core1_watchdog: wdt@c010000 {
  805. compatible = "arm,sp805", "arm,primecell";
  806. reg = <0x0 0xc010000 0x0 0x1000>;
  807. clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
  808. QORIQ_CLK_PLL_DIV(16)>,
  809. <&clockgen QORIQ_CLK_PLATFORM_PLL
  810. QORIQ_CLK_PLL_DIV(16)>;
  811. clock-names = "wdog_clk", "apb_pclk";
  812. };
  813. cluster1_core2_watchdog: wdt@c020000 {
  814. compatible = "arm,sp805", "arm,primecell";
  815. reg = <0x0 0xc020000 0x0 0x1000>;
  816. clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
  817. QORIQ_CLK_PLL_DIV(16)>,
  818. <&clockgen QORIQ_CLK_PLATFORM_PLL
  819. QORIQ_CLK_PLL_DIV(16)>;
  820. clock-names = "wdog_clk", "apb_pclk";
  821. };
  822. cluster1_core3_watchdog: wdt@c030000 {
  823. compatible = "arm,sp805", "arm,primecell";
  824. reg = <0x0 0xc030000 0x0 0x1000>;
  825. clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
  826. QORIQ_CLK_PLL_DIV(16)>,
  827. <&clockgen QORIQ_CLK_PLATFORM_PLL
  828. QORIQ_CLK_PLL_DIV(16)>;
  829. clock-names = "wdog_clk", "apb_pclk";
  830. };
  831. cluster2_core0_watchdog: wdt@c100000 {
  832. compatible = "arm,sp805", "arm,primecell";
  833. reg = <0x0 0xc100000 0x0 0x1000>;
  834. clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
  835. QORIQ_CLK_PLL_DIV(16)>,
  836. <&clockgen QORIQ_CLK_PLATFORM_PLL
  837. QORIQ_CLK_PLL_DIV(16)>;
  838. clock-names = "wdog_clk", "apb_pclk";
  839. };
  840. cluster2_core1_watchdog: wdt@c110000 {
  841. compatible = "arm,sp805", "arm,primecell";
  842. reg = <0x0 0xc110000 0x0 0x1000>;
  843. clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
  844. QORIQ_CLK_PLL_DIV(16)>,
  845. <&clockgen QORIQ_CLK_PLATFORM_PLL
  846. QORIQ_CLK_PLL_DIV(16)>;
  847. clock-names = "wdog_clk", "apb_pclk";
  848. };
  849. cluster2_core2_watchdog: wdt@c120000 {
  850. compatible = "arm,sp805", "arm,primecell";
  851. reg = <0x0 0xc120000 0x0 0x1000>;
  852. clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
  853. QORIQ_CLK_PLL_DIV(16)>,
  854. <&clockgen QORIQ_CLK_PLATFORM_PLL
  855. QORIQ_CLK_PLL_DIV(16)>;
  856. clock-names = "wdog_clk", "apb_pclk";
  857. };
  858. cluster2_core3_watchdog: wdt@c130000 {
  859. compatible = "arm,sp805", "arm,primecell";
  860. reg = <0x0 0xc130000 0x0 0x1000>;
  861. clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
  862. QORIQ_CLK_PLL_DIV(16)>,
  863. <&clockgen QORIQ_CLK_PLATFORM_PLL
  864. QORIQ_CLK_PLL_DIV(16)>;
  865. clock-names = "wdog_clk", "apb_pclk";
  866. };
  867. fsl_mc: fsl-mc@80c000000 {
  868. compatible = "fsl,qoriq-mc";
  869. reg = <0x00000008 0x0c000000 0 0x40>, /* MC portal base */
  870. <0x00000000 0x08340000 0 0x40000>; /* MC control reg */
  871. msi-parent = <&its>;
  872. iommu-map = <0 &smmu 0 0>; /* This is fixed-up by u-boot */
  873. dma-coherent;
  874. #address-cells = <3>;
  875. #size-cells = <1>;
  876. /*
  877. * Region type 0x0 - MC portals
  878. * Region type 0x1 - QBMAN portals
  879. */
  880. ranges = <0x0 0x0 0x0 0x8 0x0c000000 0x4000000
  881. 0x1 0x0 0x0 0x8 0x18000000 0x8000000>;
  882. dpmacs {
  883. #address-cells = <1>;
  884. #size-cells = <0>;
  885. dpmac1: ethernet@1 {
  886. compatible = "fsl,qoriq-mc-dpmac";
  887. reg = <1>;
  888. };
  889. dpmac2: ethernet@2 {
  890. compatible = "fsl,qoriq-mc-dpmac";
  891. reg = <2>;
  892. };
  893. dpmac3: ethernet@3 {
  894. compatible = "fsl,qoriq-mc-dpmac";
  895. reg = <3>;
  896. };
  897. dpmac4: ethernet@4 {
  898. compatible = "fsl,qoriq-mc-dpmac";
  899. reg = <4>;
  900. };
  901. dpmac5: ethernet@5 {
  902. compatible = "fsl,qoriq-mc-dpmac";
  903. reg = <5>;
  904. };
  905. dpmac6: ethernet@6 {
  906. compatible = "fsl,qoriq-mc-dpmac";
  907. reg = <6>;
  908. };
  909. dpmac7: ethernet@7 {
  910. compatible = "fsl,qoriq-mc-dpmac";
  911. reg = <7>;
  912. };
  913. dpmac8: ethernet@8 {
  914. compatible = "fsl,qoriq-mc-dpmac";
  915. reg = <8>;
  916. };
  917. dpmac9: ethernet@9 {
  918. compatible = "fsl,qoriq-mc-dpmac";
  919. reg = <9>;
  920. };
  921. dpmac10: ethernet@a {
  922. compatible = "fsl,qoriq-mc-dpmac";
  923. reg = <0xa>;
  924. };
  925. };
  926. };
  927. rcpm: power-controller@1e34040 {
  928. compatible = "fsl,ls1088a-rcpm", "fsl,qoriq-rcpm-2.1+";
  929. reg = <0x0 0x1e34040 0x0 0x18>;
  930. #fsl,rcpm-wakeup-cells = <6>;
  931. little-endian;
  932. };
  933. ftm_alarm0: timer@2800000 {
  934. compatible = "fsl,ls1088a-ftm-alarm";
  935. reg = <0x0 0x2800000 0x0 0x10000>;
  936. fsl,rcpm-wakeup = <&rcpm 0x0 0x0 0x0 0x0 0x4000 0x0>;
  937. interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
  938. };
  939. };
  940. firmware {
  941. optee {
  942. compatible = "linaro,optee-tz";
  943. method = "smc";
  944. };
  945. };
  946. };