fsl-ls1046a-qds.dts 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330
  1. // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
  2. /*
  3. * Device Tree Include file for Freescale Layerscape-1046A family SoC.
  4. *
  5. * Copyright 2016 Freescale Semiconductor, Inc.
  6. * Copyright 2018-2019 NXP
  7. *
  8. * Shaohui Xie <[email protected]>
  9. */
  10. /dts-v1/;
  11. #include "fsl-ls1046a.dtsi"
  12. / {
  13. model = "LS1046A QDS Board";
  14. compatible = "fsl,ls1046a-qds", "fsl,ls1046a";
  15. aliases {
  16. emi1-slot1 = &ls1046mdio_s1;
  17. emi1-slot2 = &ls1046mdio_s2;
  18. emi1-slot4 = &ls1046mdio_s4;
  19. gpio0 = &gpio0;
  20. gpio1 = &gpio1;
  21. gpio2 = &gpio2;
  22. gpio3 = &gpio3;
  23. qsgmii-s2-p1 = &qsgmii_phy_s2_p1;
  24. qsgmii-s2-p2 = &qsgmii_phy_s2_p2;
  25. qsgmii-s2-p3 = &qsgmii_phy_s2_p3;
  26. qsgmii-s2-p4 = &qsgmii_phy_s2_p4;
  27. serial0 = &duart0;
  28. serial1 = &duart1;
  29. serial2 = &duart2;
  30. serial3 = &duart3;
  31. sgmii-s1-p1 = &sgmii_phy_s1_p1;
  32. sgmii-s1-p2 = &sgmii_phy_s1_p2;
  33. sgmii-s1-p3 = &sgmii_phy_s1_p3;
  34. sgmii-s1-p4 = &sgmii_phy_s1_p4;
  35. sgmii-s4-p1 = &sgmii_phy_s4_p1;
  36. };
  37. chosen {
  38. stdout-path = "serial0:115200n8";
  39. };
  40. };
  41. &dspi {
  42. bus-num = <0>;
  43. status = "okay";
  44. flash@0 {
  45. #address-cells = <1>;
  46. #size-cells = <1>;
  47. compatible = "n25q128a11", "jedec,spi-nor";
  48. reg = <0>;
  49. spi-max-frequency = <10000000>;
  50. };
  51. flash@1 {
  52. #address-cells = <1>;
  53. #size-cells = <1>;
  54. compatible = "sst25wf040b", "jedec,spi-nor";
  55. spi-cpol;
  56. spi-cpha;
  57. reg = <1>;
  58. spi-max-frequency = <10000000>;
  59. };
  60. flash@2 {
  61. #address-cells = <1>;
  62. #size-cells = <1>;
  63. compatible = "en25s64", "jedec,spi-nor";
  64. spi-cpol;
  65. spi-cpha;
  66. reg = <2>;
  67. spi-max-frequency = <10000000>;
  68. };
  69. };
  70. &duart0 {
  71. status = "okay";
  72. };
  73. &duart1 {
  74. status = "okay";
  75. };
  76. &i2c0 {
  77. status = "okay";
  78. i2c-mux@77 {
  79. compatible = "nxp,pca9547";
  80. reg = <0x77>;
  81. #address-cells = <1>;
  82. #size-cells = <0>;
  83. i2c@2 {
  84. #address-cells = <1>;
  85. #size-cells = <0>;
  86. reg = <0x2>;
  87. ina220@40 {
  88. compatible = "ti,ina220";
  89. reg = <0x40>;
  90. shunt-resistor = <1000>;
  91. };
  92. ina220@41 {
  93. compatible = "ti,ina220";
  94. reg = <0x41>;
  95. shunt-resistor = <1000>;
  96. };
  97. };
  98. i2c@3 {
  99. #address-cells = <1>;
  100. #size-cells = <0>;
  101. reg = <0x3>;
  102. rtc@51 {
  103. compatible = "nxp,pcf2129";
  104. reg = <0x51>;
  105. /* IRQ10_B */
  106. interrupts = <0 150 0x4>;
  107. };
  108. eeprom@56 {
  109. compatible = "atmel,24c512";
  110. reg = <0x56>;
  111. };
  112. eeprom@57 {
  113. compatible = "atmel,24c512";
  114. reg = <0x57>;
  115. };
  116. temp-sensor@4c {
  117. compatible = "adi,adt7461a";
  118. reg = <0x4c>;
  119. };
  120. };
  121. };
  122. };
  123. &ifc {
  124. #address-cells = <2>;
  125. #size-cells = <1>;
  126. /* NOR, NAND Flashes and FPGA on board */
  127. ranges = <0x0 0x0 0x0 0x60000000 0x08000000
  128. 0x1 0x0 0x0 0x7e800000 0x00010000
  129. 0x2 0x0 0x0 0x7fb00000 0x00000100>;
  130. status = "okay";
  131. nor@0,0 {
  132. compatible = "cfi-flash";
  133. reg = <0x0 0x0 0x8000000>;
  134. big-endian;
  135. bank-width = <2>;
  136. device-width = <1>;
  137. };
  138. nand@1,0 {
  139. compatible = "fsl,ifc-nand";
  140. reg = <0x1 0x0 0x10000>;
  141. };
  142. fpga: board-control@2,0 {
  143. compatible = "fsl,ls1046aqds-fpga", "fsl,fpga-qixis", "simple-mfd";
  144. reg = <0x2 0x0 0x0000100>;
  145. ranges = <0 2 0 0x100>;
  146. };
  147. };
  148. &lpuart0 {
  149. status = "okay";
  150. };
  151. &qspi {
  152. status = "okay";
  153. qflash0: flash@0 {
  154. compatible = "spansion,m25p80";
  155. #address-cells = <1>;
  156. #size-cells = <1>;
  157. spi-max-frequency = <50000000>;
  158. spi-rx-bus-width = <4>;
  159. spi-tx-bus-width = <4>;
  160. reg = <0>;
  161. };
  162. };
  163. #include "fsl-ls1046-post.dtsi"
  164. &fman0 {
  165. ethernet@e0000 {
  166. phy-handle = <&qsgmii_phy_s2_p1>;
  167. phy-connection-type = "sgmii";
  168. };
  169. ethernet@e2000 {
  170. phy-handle = <&sgmii_phy_s4_p1>;
  171. phy-connection-type = "sgmii";
  172. };
  173. ethernet@e4000 {
  174. phy-handle = <&rgmii_phy1>;
  175. phy-connection-type = "rgmii";
  176. };
  177. ethernet@e6000 {
  178. phy-handle = <&rgmii_phy2>;
  179. phy-connection-type = "rgmii";
  180. };
  181. ethernet@e8000 {
  182. phy-handle = <&sgmii_phy_s1_p3>;
  183. phy-connection-type = "sgmii";
  184. };
  185. ethernet@ea000 {
  186. phy-handle = <&sgmii_phy_s1_p4>;
  187. phy-connection-type = "sgmii";
  188. };
  189. ethernet@f0000 { /* DTSEC9/10GEC1 */
  190. phy-handle = <&sgmii_phy_s1_p1>;
  191. phy-connection-type = "xgmii";
  192. };
  193. ethernet@f2000 { /* DTSEC10/10GEC2 */
  194. phy-handle = <&sgmii_phy_s1_p2>;
  195. phy-connection-type = "xgmii";
  196. };
  197. };
  198. &fpga {
  199. #address-cells = <1>;
  200. #size-cells = <1>;
  201. mdio-mux-emi1 {
  202. compatible = "mdio-mux-mmioreg", "mdio-mux";
  203. mdio-parent-bus = <&mdio0>;
  204. #address-cells = <1>;
  205. #size-cells = <0>;
  206. reg = <0x54 1>; /* BRDCFG4 */
  207. mux-mask = <0xe0>; /* EMI1 */
  208. /* On-board RGMII1 PHY */
  209. ls1046mdio0: mdio@0 {
  210. reg = <0>;
  211. #address-cells = <1>;
  212. #size-cells = <0>;
  213. rgmii_phy1: ethernet-phy@1 { /* MAC3 */
  214. reg = <0x1>;
  215. };
  216. };
  217. /* On-board RGMII2 PHY */
  218. ls1046mdio1: mdio@1 {
  219. reg = <0x20>;
  220. #address-cells = <1>;
  221. #size-cells = <0>;
  222. rgmii_phy2: ethernet-phy@2 { /* MAC4 */
  223. reg = <0x2>;
  224. };
  225. };
  226. /* Slot 1 */
  227. ls1046mdio_s1: mdio@2 {
  228. reg = <0x40>;
  229. #address-cells = <1>;
  230. #size-cells = <0>;
  231. status = "disabled";
  232. sgmii_phy_s1_p1: ethernet-phy@1c {
  233. reg = <0x1c>;
  234. };
  235. sgmii_phy_s1_p2: ethernet-phy@1d {
  236. reg = <0x1d>;
  237. };
  238. sgmii_phy_s1_p3: ethernet-phy@1e {
  239. reg = <0x1e>;
  240. };
  241. sgmii_phy_s1_p4: ethernet-phy@1f {
  242. reg = <0x1f>;
  243. };
  244. };
  245. /* Slot 2 */
  246. ls1046mdio_s2: mdio@3 {
  247. reg = <0x60>;
  248. #address-cells = <1>;
  249. #size-cells = <0>;
  250. status = "disabled";
  251. qsgmii_phy_s2_p1: ethernet-phy@8 {
  252. reg = <0x8>;
  253. };
  254. qsgmii_phy_s2_p2: ethernet-phy@9 {
  255. reg = <0x9>;
  256. };
  257. qsgmii_phy_s2_p3: ethernet-phy@a {
  258. reg = <0xa>;
  259. };
  260. qsgmii_phy_s2_p4: ethernet-phy@b {
  261. reg = <0xb>;
  262. };
  263. };
  264. /* Slot 4 */
  265. ls1046mdio_s4: mdio@5 {
  266. reg = <0x80>;
  267. #address-cells = <1>;
  268. #size-cells = <0>;
  269. status = "disabled";
  270. sgmii_phy_s4_p1: ethernet-phy@1c {
  271. reg = <0x1c>;
  272. };
  273. };
  274. };
  275. };