fsl-ls1043a-qds.dts 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324
  1. // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
  2. /*
  3. * Device Tree Include file for Freescale Layerscape-1043A family SoC.
  4. *
  5. * Copyright 2014-2015 Freescale Semiconductor, Inc.
  6. * Copyright 2018-2021 NXP
  7. *
  8. * Mingkai Hu <[email protected]>
  9. */
  10. /dts-v1/;
  11. #include "fsl-ls1043a.dtsi"
  12. / {
  13. model = "LS1043A QDS Board";
  14. compatible = "fsl,ls1043a-qds", "fsl,ls1043a";
  15. aliases {
  16. gpio0 = &gpio1;
  17. gpio1 = &gpio2;
  18. gpio2 = &gpio3;
  19. gpio3 = &gpio4;
  20. serial0 = &duart0;
  21. serial1 = &duart1;
  22. serial2 = &duart2;
  23. serial3 = &duart3;
  24. sgmii-riser-s1-p1 = &sgmii_phy_s1_p1;
  25. sgmii-riser-s2-p1 = &sgmii_phy_s2_p1;
  26. sgmii-riser-s3-p1 = &sgmii_phy_s3_p1;
  27. sgmii-riser-s4-p1 = &sgmii_phy_s4_p1;
  28. qsgmii-s1-p1 = &qsgmii_phy_s1_p1;
  29. qsgmii-s1-p2 = &qsgmii_phy_s1_p2;
  30. qsgmii-s1-p3 = &qsgmii_phy_s1_p3;
  31. qsgmii-s1-p4 = &qsgmii_phy_s1_p4;
  32. qsgmii-s2-p1 = &qsgmii_phy_s2_p1;
  33. qsgmii-s2-p2 = &qsgmii_phy_s2_p2;
  34. qsgmii-s2-p3 = &qsgmii_phy_s2_p3;
  35. qsgmii-s2-p4 = &qsgmii_phy_s2_p4;
  36. emi1-slot1 = &ls1043mdio_s1;
  37. emi1-slot2 = &ls1043mdio_s2;
  38. emi1-slot3 = &ls1043mdio_s3;
  39. emi1-slot4 = &ls1043mdio_s4;
  40. };
  41. chosen {
  42. stdout-path = "serial0:115200n8";
  43. };
  44. };
  45. &duart0 {
  46. status = "okay";
  47. };
  48. &duart1 {
  49. status = "okay";
  50. };
  51. &ifc {
  52. #address-cells = <2>;
  53. #size-cells = <1>;
  54. /* NOR, NAND Flashes and FPGA on board */
  55. ranges = <0x0 0x0 0x0 0x60000000 0x08000000
  56. 0x1 0x0 0x0 0x7e800000 0x00010000
  57. 0x2 0x0 0x0 0x7fb00000 0x00000100>;
  58. status = "okay";
  59. nor@0,0 {
  60. compatible = "cfi-flash";
  61. reg = <0x0 0x0 0x8000000>;
  62. big-endian;
  63. bank-width = <2>;
  64. device-width = <1>;
  65. };
  66. nand@1,0 {
  67. compatible = "fsl,ifc-nand";
  68. reg = <0x1 0x0 0x10000>;
  69. };
  70. fpga: board-control@2,0 {
  71. compatible = "fsl,ls1043aqds-fpga", "fsl,fpga-qixis", "simple-mfd";
  72. reg = <0x2 0x0 0x0000100>;
  73. #address-cells = <1>;
  74. #size-cells = <1>;
  75. ranges = <0 2 0 0x100>;
  76. };
  77. };
  78. &i2c0 {
  79. status = "okay";
  80. i2c-mux@77 {
  81. compatible = "nxp,pca9547";
  82. reg = <0x77>;
  83. #address-cells = <1>;
  84. #size-cells = <0>;
  85. i2c@0 {
  86. #address-cells = <1>;
  87. #size-cells = <0>;
  88. reg = <0x0>;
  89. rtc@68 {
  90. compatible = "dallas,ds3232";
  91. reg = <0x68>;
  92. /* IRQ10_B */
  93. interrupts = <0 150 0x4>;
  94. };
  95. };
  96. i2c@2 {
  97. #address-cells = <1>;
  98. #size-cells = <0>;
  99. reg = <0x2>;
  100. ina220@40 {
  101. compatible = "ti,ina220";
  102. reg = <0x40>;
  103. shunt-resistor = <1000>;
  104. };
  105. ina220@41 {
  106. compatible = "ti,ina220";
  107. reg = <0x41>;
  108. shunt-resistor = <1000>;
  109. };
  110. };
  111. i2c@3 {
  112. #address-cells = <1>;
  113. #size-cells = <0>;
  114. reg = <0x3>;
  115. eeprom@56 {
  116. compatible = "atmel,24c512";
  117. reg = <0x56>;
  118. };
  119. eeprom@57 {
  120. compatible = "atmel,24c512";
  121. reg = <0x57>;
  122. };
  123. temp-sensor@4c {
  124. compatible = "adi,adt7461a";
  125. reg = <0x4c>;
  126. };
  127. };
  128. };
  129. };
  130. &lpuart0 {
  131. status = "okay";
  132. };
  133. &qspi {
  134. status = "okay";
  135. qflash0: flash@0 {
  136. compatible = "spansion,m25p80";
  137. #address-cells = <1>;
  138. #size-cells = <1>;
  139. spi-max-frequency = <20000000>;
  140. spi-rx-bus-width = <4>;
  141. spi-tx-bus-width = <4>;
  142. reg = <0>;
  143. };
  144. };
  145. &usb0 {
  146. status = "okay";
  147. };
  148. #include "fsl-ls1043-post.dtsi"
  149. &fman0 {
  150. ethernet@e0000 {
  151. phy-handle = <&qsgmii_phy_s2_p1>;
  152. phy-connection-type = "sgmii";
  153. };
  154. ethernet@e2000 {
  155. phy-handle = <&qsgmii_phy_s2_p2>;
  156. phy-connection-type = "sgmii";
  157. };
  158. ethernet@e4000 {
  159. phy-handle = <&rgmii_phy1>;
  160. phy-connection-type = "rgmii";
  161. };
  162. ethernet@e6000 {
  163. phy-handle = <&rgmii_phy2>;
  164. phy-connection-type = "rgmii";
  165. };
  166. ethernet@e8000 {
  167. phy-handle = <&qsgmii_phy_s2_p3>;
  168. phy-connection-type = "sgmii";
  169. };
  170. ethernet@ea000 {
  171. phy-handle = <&qsgmii_phy_s2_p4>;
  172. phy-connection-type = "sgmii";
  173. };
  174. ethernet@f0000 { /* DTSEC9/10GEC1 */
  175. fixed-link = <1 1 10000 0 0>;
  176. phy-connection-type = "xgmii";
  177. };
  178. };
  179. &fpga {
  180. mdio-mux-emi1@54 {
  181. compatible = "mdio-mux-mmioreg", "mdio-mux";
  182. mdio-parent-bus = <&mdio0>;
  183. #address-cells = <1>;
  184. #size-cells = <0>;
  185. reg = <0x54 1>; /* BRDCFG4 */
  186. mux-mask = <0xe0>; /* EMI1 */
  187. /* On-board RGMII1 PHY */
  188. ls1043mdio0: mdio@0 {
  189. reg = <0>;
  190. #address-cells = <1>;
  191. #size-cells = <0>;
  192. rgmii_phy1: ethernet-phy@1 { /* MAC3 */
  193. reg = <0x1>;
  194. };
  195. };
  196. /* On-board RGMII2 PHY */
  197. ls1043mdio1: mdio@20 {
  198. reg = <0x20>;
  199. #address-cells = <1>;
  200. #size-cells = <0>;
  201. rgmii_phy2: ethernet-phy@2 { /* MAC4 */
  202. reg = <0x2>;
  203. };
  204. };
  205. /* Slot 1 */
  206. ls1043mdio_s1: mdio@40 {
  207. reg = <0x40>;
  208. #address-cells = <1>;
  209. #size-cells = <0>;
  210. status = "disabled";
  211. qsgmii_phy_s1_p1: ethernet-phy@4 {
  212. reg = <0x4>;
  213. };
  214. qsgmii_phy_s1_p2: ethernet-phy@5 {
  215. reg = <0x5>;
  216. };
  217. qsgmii_phy_s1_p3: ethernet-phy@6 {
  218. reg = <0x6>;
  219. };
  220. qsgmii_phy_s1_p4: ethernet-phy@7 {
  221. reg = <0x7>;
  222. };
  223. sgmii_phy_s1_p1: ethernet-phy@1c {
  224. reg = <0x1c>;
  225. };
  226. };
  227. /* Slot 2 */
  228. ls1043mdio_s2: mdio@60 {
  229. reg = <0x60>;
  230. #address-cells = <1>;
  231. #size-cells = <0>;
  232. status = "disabled";
  233. qsgmii_phy_s2_p1: ethernet-phy@8 {
  234. reg = <0x8>;
  235. };
  236. qsgmii_phy_s2_p2: ethernet-phy@9 {
  237. reg = <0x9>;
  238. };
  239. qsgmii_phy_s2_p3: ethernet-phy@a {
  240. reg = <0xa>;
  241. };
  242. qsgmii_phy_s2_p4: ethernet-phy@b {
  243. reg = <0xb>;
  244. };
  245. sgmii_phy_s2_p1: ethernet-phy@1c {
  246. reg = <0x1c>;
  247. };
  248. };
  249. /* Slot 3 */
  250. ls1043mdio_s3: mdio@80 {
  251. reg = <0x80>;
  252. #address-cells = <1>;
  253. #size-cells = <0>;
  254. status = "disabled";
  255. sgmii_phy_s3_p1: ethernet-phy@1c {
  256. reg = <0x1c>;
  257. };
  258. };
  259. /* Slot 4 */
  260. ls1043mdio_s4: mdio@a0 {
  261. reg = <0xa0>;
  262. #address-cells = <1>;
  263. #size-cells = <0>;
  264. status = "disabled";
  265. sgmii_phy_s4_p1: ethernet-phy@1c {
  266. reg = <0x1c>;
  267. };
  268. };
  269. };
  270. };