fsl-ls1012a.dtsi 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577
  1. // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
  2. /*
  3. * Device Tree Include file for NXP Layerscape-1012A family SoC.
  4. *
  5. * Copyright 2016 Freescale Semiconductor, Inc.
  6. * Copyright 2019-2020 NXP
  7. *
  8. */
  9. #include <dt-bindings/clock/fsl,qoriq-clockgen.h>
  10. #include <dt-bindings/interrupt-controller/arm-gic.h>
  11. #include <dt-bindings/thermal/thermal.h>
  12. / {
  13. compatible = "fsl,ls1012a";
  14. interrupt-parent = <&gic>;
  15. #address-cells = <2>;
  16. #size-cells = <2>;
  17. aliases {
  18. crypto = &crypto;
  19. rtc1 = &ftm_alarm0;
  20. rtic-a = &rtic_a;
  21. rtic-b = &rtic_b;
  22. rtic-c = &rtic_c;
  23. rtic-d = &rtic_d;
  24. sec-mon = &sec_mon;
  25. };
  26. cpus {
  27. #address-cells = <1>;
  28. #size-cells = <0>;
  29. cpu0: cpu@0 {
  30. device_type = "cpu";
  31. compatible = "arm,cortex-a53";
  32. reg = <0x0>;
  33. clocks = <&clockgen QORIQ_CLK_CMUX 0>;
  34. #cooling-cells = <2>;
  35. cpu-idle-states = <&CPU_PH20>;
  36. };
  37. };
  38. idle-states {
  39. /*
  40. * PSCI node is not added default, U-boot will add missing
  41. * parts if it determines to use PSCI.
  42. */
  43. entry-method = "psci";
  44. CPU_PH20: cpu-ph20 {
  45. compatible = "arm,idle-state";
  46. idle-state-name = "PH20";
  47. arm,psci-suspend-param = <0x0>;
  48. entry-latency-us = <1000>;
  49. exit-latency-us = <1000>;
  50. min-residency-us = <3000>;
  51. };
  52. };
  53. sysclk: sysclk {
  54. compatible = "fixed-clock";
  55. #clock-cells = <0>;
  56. clock-frequency = <125000000>;
  57. clock-output-names = "sysclk";
  58. };
  59. coreclk: coreclk {
  60. compatible = "fixed-clock";
  61. #clock-cells = <0>;
  62. clock-frequency = <100000000>;
  63. clock-output-names = "coreclk";
  64. };
  65. timer {
  66. compatible = "arm,armv8-timer";
  67. interrupts = <1 13 IRQ_TYPE_LEVEL_LOW>,/* Physical Secure PPI */
  68. <1 14 IRQ_TYPE_LEVEL_LOW>,/* Physical Non-Secure PPI */
  69. <1 11 IRQ_TYPE_LEVEL_LOW>,/* Virtual PPI */
  70. <1 10 IRQ_TYPE_LEVEL_LOW>;/* Hypervisor PPI */
  71. };
  72. pmu {
  73. compatible = "arm,armv8-pmuv3";
  74. interrupts = <0 106 IRQ_TYPE_LEVEL_HIGH>;
  75. };
  76. gic: interrupt-controller@1400000 {
  77. compatible = "arm,gic-400";
  78. #interrupt-cells = <3>;
  79. interrupt-controller;
  80. reg = <0x0 0x1401000 0 0x1000>, /* GICD */
  81. <0x0 0x1402000 0 0x2000>, /* GICC */
  82. <0x0 0x1404000 0 0x2000>, /* GICH */
  83. <0x0 0x1406000 0 0x2000>; /* GICV */
  84. interrupts = <1 9 IRQ_TYPE_LEVEL_LOW>;
  85. };
  86. reboot {
  87. compatible = "syscon-reboot";
  88. regmap = <&dcfg>;
  89. offset = <0xb0>;
  90. mask = <0x02>;
  91. };
  92. thermal-zones {
  93. cpu_thermal: cpu-thermal {
  94. polling-delay-passive = <1000>;
  95. polling-delay = <5000>;
  96. thermal-sensors = <&tmu 0>;
  97. trips {
  98. cpu_alert: cpu-alert {
  99. temperature = <85000>;
  100. hysteresis = <2000>;
  101. type = "passive";
  102. };
  103. cpu_crit: cpu-crit {
  104. temperature = <95000>;
  105. hysteresis = <2000>;
  106. type = "critical";
  107. };
  108. };
  109. cooling-maps {
  110. map0 {
  111. trip = <&cpu_alert>;
  112. cooling-device =
  113. <&cpu0 THERMAL_NO_LIMIT
  114. THERMAL_NO_LIMIT>;
  115. };
  116. };
  117. };
  118. };
  119. soc {
  120. compatible = "simple-bus";
  121. #address-cells = <2>;
  122. #size-cells = <2>;
  123. ranges;
  124. qspi: spi@1550000 {
  125. compatible = "fsl,ls1021a-qspi";
  126. #address-cells = <1>;
  127. #size-cells = <0>;
  128. reg = <0x0 0x1550000 0x0 0x10000>,
  129. <0x0 0x40000000 0x0 0x10000000>;
  130. reg-names = "QuadSPI", "QuadSPI-memory";
  131. interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>;
  132. clock-names = "qspi_en", "qspi";
  133. clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
  134. QORIQ_CLK_PLL_DIV(1)>,
  135. <&clockgen QORIQ_CLK_PLATFORM_PLL
  136. QORIQ_CLK_PLL_DIV(1)>;
  137. status = "disabled";
  138. };
  139. esdhc0: esdhc@1560000 {
  140. compatible = "fsl,ls1012a-esdhc", "fsl,esdhc";
  141. reg = <0x0 0x1560000 0x0 0x10000>;
  142. interrupts = <0 62 0x4>;
  143. clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
  144. QORIQ_CLK_PLL_DIV(1)>;
  145. voltage-ranges = <1800 1800 3300 3300>;
  146. sdhci,auto-cmd12;
  147. big-endian;
  148. bus-width = <4>;
  149. status = "disabled";
  150. };
  151. scfg: scfg@1570000 {
  152. compatible = "fsl,ls1012a-scfg", "syscon";
  153. reg = <0x0 0x1570000 0x0 0x10000>;
  154. big-endian;
  155. };
  156. esdhc1: esdhc@1580000 {
  157. compatible = "fsl,ls1012a-esdhc", "fsl,esdhc";
  158. reg = <0x0 0x1580000 0x0 0x10000>;
  159. interrupts = <0 65 0x4>;
  160. clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
  161. QORIQ_CLK_PLL_DIV(1)>;
  162. voltage-ranges = <1800 1800 3300 3300>;
  163. sdhci,auto-cmd12;
  164. big-endian;
  165. broken-cd;
  166. bus-width = <4>;
  167. status = "disabled";
  168. };
  169. crypto: crypto@1700000 {
  170. compatible = "fsl,sec-v5.4", "fsl,sec-v5.0",
  171. "fsl,sec-v4.0";
  172. fsl,sec-era = <8>;
  173. #address-cells = <1>;
  174. #size-cells = <1>;
  175. ranges = <0x0 0x00 0x1700000 0x100000>;
  176. reg = <0x00 0x1700000 0x0 0x100000>;
  177. interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
  178. dma-coherent;
  179. sec_jr0: jr@10000 {
  180. compatible = "fsl,sec-v5.4-job-ring",
  181. "fsl,sec-v5.0-job-ring",
  182. "fsl,sec-v4.0-job-ring";
  183. reg = <0x10000 0x10000>;
  184. interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
  185. };
  186. sec_jr1: jr@20000 {
  187. compatible = "fsl,sec-v5.4-job-ring",
  188. "fsl,sec-v5.0-job-ring",
  189. "fsl,sec-v4.0-job-ring";
  190. reg = <0x20000 0x10000>;
  191. interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
  192. };
  193. sec_jr2: jr@30000 {
  194. compatible = "fsl,sec-v5.4-job-ring",
  195. "fsl,sec-v5.0-job-ring",
  196. "fsl,sec-v4.0-job-ring";
  197. reg = <0x30000 0x10000>;
  198. interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
  199. };
  200. sec_jr3: jr@40000 {
  201. compatible = "fsl,sec-v5.4-job-ring",
  202. "fsl,sec-v5.0-job-ring",
  203. "fsl,sec-v4.0-job-ring";
  204. reg = <0x40000 0x10000>;
  205. interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
  206. };
  207. rtic@60000 {
  208. compatible = "fsl,sec-v5.4-rtic",
  209. "fsl,sec-v5.0-rtic",
  210. "fsl,sec-v4.0-rtic";
  211. #address-cells = <1>;
  212. #size-cells = <1>;
  213. reg = <0x60000 0x100>, <0x60e00 0x18>;
  214. ranges = <0x0 0x60100 0x500>;
  215. rtic_a: rtic-a@0 {
  216. compatible = "fsl,sec-v5.4-rtic-memory",
  217. "fsl,sec-v5.0-rtic-memory",
  218. "fsl,sec-v4.0-rtic-memory";
  219. reg = <0x00 0x20>, <0x100 0x100>;
  220. };
  221. rtic_b: rtic-b@20 {
  222. compatible = "fsl,sec-v5.4-rtic-memory",
  223. "fsl,sec-v5.0-rtic-memory",
  224. "fsl,sec-v4.0-rtic-memory";
  225. reg = <0x20 0x20>, <0x200 0x100>;
  226. };
  227. rtic_c: rtic-c@40 {
  228. compatible = "fsl,sec-v5.4-rtic-memory",
  229. "fsl,sec-v5.0-rtic-memory",
  230. "fsl,sec-v4.0-rtic-memory";
  231. reg = <0x40 0x20>, <0x300 0x100>;
  232. };
  233. rtic_d: rtic-d@60 {
  234. compatible = "fsl,sec-v5.4-rtic-memory",
  235. "fsl,sec-v5.0-rtic-memory",
  236. "fsl,sec-v4.0-rtic-memory";
  237. reg = <0x60 0x20>, <0x400 0x100>;
  238. };
  239. };
  240. };
  241. sfp: efuse@1e80000 {
  242. compatible = "fsl,ls1021a-sfp";
  243. reg = <0x0 0x1e80000 0x0 0x10000>;
  244. clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
  245. QORIQ_CLK_PLL_DIV(4)>;
  246. clock-names = "sfp";
  247. };
  248. sec_mon: sec_mon@1e90000 {
  249. compatible = "fsl,sec-v5.4-mon", "fsl,sec-v5.0-mon",
  250. "fsl,sec-v4.0-mon";
  251. reg = <0x0 0x1e90000 0x0 0x10000>;
  252. interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>,
  253. <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
  254. };
  255. dcfg: dcfg@1ee0000 {
  256. compatible = "fsl,ls1012a-dcfg",
  257. "syscon";
  258. reg = <0x0 0x1ee0000 0x0 0x10000>;
  259. big-endian;
  260. };
  261. clockgen: clocking@1ee1000 {
  262. compatible = "fsl,ls1012a-clockgen";
  263. reg = <0x0 0x1ee1000 0x0 0x1000>;
  264. #clock-cells = <2>;
  265. clocks = <&sysclk &coreclk>;
  266. clock-names = "sysclk", "coreclk";
  267. };
  268. tmu: tmu@1f00000 {
  269. compatible = "fsl,qoriq-tmu";
  270. reg = <0x0 0x1f00000 0x0 0x10000>;
  271. interrupts = <0 33 0x4>;
  272. fsl,tmu-range = <0xb0000 0x9002a 0x6004c 0x60062>;
  273. fsl,tmu-calibration = <0x00000000 0x00000025
  274. 0x00000001 0x0000002c
  275. 0x00000002 0x00000032
  276. 0x00000003 0x00000039
  277. 0x00000004 0x0000003f
  278. 0x00000005 0x00000046
  279. 0x00000006 0x0000004c
  280. 0x00000007 0x00000053
  281. 0x00000008 0x00000059
  282. 0x00000009 0x0000005f
  283. 0x0000000a 0x00000066
  284. 0x0000000b 0x0000006c
  285. 0x00010000 0x00000026
  286. 0x00010001 0x0000002d
  287. 0x00010002 0x00000035
  288. 0x00010003 0x0000003d
  289. 0x00010004 0x00000045
  290. 0x00010005 0x0000004d
  291. 0x00010006 0x00000055
  292. 0x00010007 0x0000005d
  293. 0x00010008 0x00000065
  294. 0x00010009 0x0000006d
  295. 0x00020000 0x00000026
  296. 0x00020001 0x00000030
  297. 0x00020002 0x0000003a
  298. 0x00020003 0x00000044
  299. 0x00020004 0x0000004e
  300. 0x00020005 0x00000059
  301. 0x00020006 0x00000063
  302. 0x00030000 0x00000014
  303. 0x00030001 0x00000021
  304. 0x00030002 0x0000002e
  305. 0x00030003 0x0000003a
  306. 0x00030004 0x00000047
  307. 0x00030005 0x00000053
  308. 0x00030006 0x00000060>;
  309. big-endian;
  310. #thermal-sensor-cells = <1>;
  311. };
  312. i2c0: i2c@2180000 {
  313. compatible = "fsl,vf610-i2c";
  314. #address-cells = <1>;
  315. #size-cells = <0>;
  316. reg = <0x0 0x2180000 0x0 0x10000>;
  317. interrupts = <0 56 IRQ_TYPE_LEVEL_HIGH>;
  318. clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
  319. QORIQ_CLK_PLL_DIV(4)>;
  320. status = "disabled";
  321. };
  322. i2c1: i2c@2190000 {
  323. compatible = "fsl,vf610-i2c";
  324. #address-cells = <1>;
  325. #size-cells = <0>;
  326. reg = <0x0 0x2190000 0x0 0x10000>;
  327. interrupts = <0 57 IRQ_TYPE_LEVEL_HIGH>;
  328. clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
  329. QORIQ_CLK_PLL_DIV(4)>;
  330. status = "disabled";
  331. };
  332. dspi: spi@2100000 {
  333. compatible = "fsl,ls1012a-dspi", "fsl,ls1021a-v1.0-dspi";
  334. #address-cells = <1>;
  335. #size-cells = <0>;
  336. reg = <0x0 0x2100000 0x0 0x10000>;
  337. interrupts = <0 64 IRQ_TYPE_LEVEL_HIGH>;
  338. clock-names = "dspi";
  339. clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
  340. QORIQ_CLK_PLL_DIV(1)>;
  341. spi-num-chipselects = <5>;
  342. big-endian;
  343. status = "disabled";
  344. };
  345. duart0: serial@21c0500 {
  346. compatible = "fsl,ns16550", "ns16550a";
  347. reg = <0x00 0x21c0500 0x0 0x100>;
  348. interrupts = <0 54 IRQ_TYPE_LEVEL_HIGH>;
  349. clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
  350. QORIQ_CLK_PLL_DIV(1)>;
  351. status = "disabled";
  352. };
  353. duart1: serial@21c0600 {
  354. compatible = "fsl,ns16550", "ns16550a";
  355. reg = <0x00 0x21c0600 0x0 0x100>;
  356. interrupts = <0 54 IRQ_TYPE_LEVEL_HIGH>;
  357. clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
  358. QORIQ_CLK_PLL_DIV(1)>;
  359. status = "disabled";
  360. };
  361. gpio0: gpio@2300000 {
  362. compatible = "fsl,qoriq-gpio";
  363. reg = <0x0 0x2300000 0x0 0x10000>;
  364. interrupts = <0 66 IRQ_TYPE_LEVEL_HIGH>;
  365. gpio-controller;
  366. #gpio-cells = <2>;
  367. interrupt-controller;
  368. #interrupt-cells = <2>;
  369. };
  370. gpio1: gpio@2310000 {
  371. compatible = "fsl,qoriq-gpio";
  372. reg = <0x0 0x2310000 0x0 0x10000>;
  373. interrupts = <0 67 IRQ_TYPE_LEVEL_HIGH>;
  374. gpio-controller;
  375. #gpio-cells = <2>;
  376. interrupt-controller;
  377. #interrupt-cells = <2>;
  378. };
  379. wdog0: watchdog@2ad0000 {
  380. compatible = "fsl,ls1012a-wdt",
  381. "fsl,imx21-wdt";
  382. reg = <0x0 0x2ad0000 0x0 0x10000>;
  383. interrupts = <0 83 IRQ_TYPE_LEVEL_HIGH>;
  384. clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL QORIQ_CLK_PLL_DIV(1)>;
  385. big-endian;
  386. };
  387. sai1: sai@2b50000 {
  388. #sound-dai-cells = <0>;
  389. compatible = "fsl,vf610-sai";
  390. reg = <0x0 0x2b50000 0x0 0x10000>;
  391. interrupts = <0 148 IRQ_TYPE_LEVEL_HIGH>;
  392. clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
  393. QORIQ_CLK_PLL_DIV(4)>,
  394. <&clockgen QORIQ_CLK_PLATFORM_PLL
  395. QORIQ_CLK_PLL_DIV(4)>,
  396. <&clockgen QORIQ_CLK_PLATFORM_PLL
  397. QORIQ_CLK_PLL_DIV(4)>,
  398. <&clockgen QORIQ_CLK_PLATFORM_PLL
  399. QORIQ_CLK_PLL_DIV(4)>;
  400. clock-names = "bus", "mclk1", "mclk2", "mclk3";
  401. dma-names = "tx", "rx";
  402. dmas = <&edma0 1 47>,
  403. <&edma0 1 46>;
  404. status = "disabled";
  405. };
  406. sai2: sai@2b60000 {
  407. #sound-dai-cells = <0>;
  408. compatible = "fsl,vf610-sai";
  409. reg = <0x0 0x2b60000 0x0 0x10000>;
  410. interrupts = <0 149 IRQ_TYPE_LEVEL_HIGH>;
  411. clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
  412. QORIQ_CLK_PLL_DIV(4)>,
  413. <&clockgen QORIQ_CLK_PLATFORM_PLL
  414. QORIQ_CLK_PLL_DIV(4)>,
  415. <&clockgen QORIQ_CLK_PLATFORM_PLL
  416. QORIQ_CLK_PLL_DIV(4)>,
  417. <&clockgen QORIQ_CLK_PLATFORM_PLL
  418. QORIQ_CLK_PLL_DIV(4)>;
  419. clock-names = "bus", "mclk1", "mclk2", "mclk3";
  420. dma-names = "tx", "rx";
  421. dmas = <&edma0 1 45>,
  422. <&edma0 1 44>;
  423. status = "disabled";
  424. };
  425. edma0: dma-controller@2c00000 {
  426. #dma-cells = <2>;
  427. compatible = "fsl,vf610-edma";
  428. reg = <0x0 0x2c00000 0x0 0x10000>,
  429. <0x0 0x2c10000 0x0 0x10000>,
  430. <0x0 0x2c20000 0x0 0x10000>;
  431. interrupts = <0 103 IRQ_TYPE_LEVEL_HIGH>,
  432. <0 103 IRQ_TYPE_LEVEL_HIGH>;
  433. interrupt-names = "edma-tx", "edma-err";
  434. dma-channels = <32>;
  435. big-endian;
  436. clock-names = "dmamux0", "dmamux1";
  437. clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
  438. QORIQ_CLK_PLL_DIV(4)>,
  439. <&clockgen QORIQ_CLK_PLATFORM_PLL
  440. QORIQ_CLK_PLL_DIV(4)>;
  441. };
  442. usb0: usb@2f00000 {
  443. compatible = "snps,dwc3";
  444. reg = <0x0 0x2f00000 0x0 0x10000>;
  445. interrupts = <0 60 0x4>;
  446. dr_mode = "host";
  447. snps,quirk-frame-length-adjustment = <0x20>;
  448. snps,dis_rxdet_inp3_quirk;
  449. snps,incr-burst-type-adjustment = <1>, <4>, <8>, <16>;
  450. };
  451. sata: sata@3200000 {
  452. compatible = "fsl,ls1012a-ahci", "fsl,ls1043a-ahci";
  453. reg = <0x0 0x3200000 0x0 0x10000>,
  454. <0x0 0x20140520 0x0 0x4>;
  455. reg-names = "ahci", "sata-ecc";
  456. interrupts = <0 69 IRQ_TYPE_LEVEL_HIGH>;
  457. clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
  458. QORIQ_CLK_PLL_DIV(1)>;
  459. dma-coherent;
  460. status = "disabled";
  461. };
  462. usb1: usb@8600000 {
  463. compatible = "fsl-usb2-dr-v2.5", "fsl-usb2-dr";
  464. reg = <0x0 0x8600000 0x0 0x1000>;
  465. interrupts = <0 139 0x4>;
  466. dr_mode = "host";
  467. phy_type = "ulpi";
  468. };
  469. msi: msi-controller1@1572000 {
  470. compatible = "fsl,ls1012a-msi";
  471. reg = <0x0 0x1572000 0x0 0x8>;
  472. msi-controller;
  473. interrupts = <0 126 IRQ_TYPE_LEVEL_HIGH>;
  474. };
  475. pcie1: pcie@3400000 {
  476. compatible = "fsl,ls1012a-pcie";
  477. reg = <0x00 0x03400000 0x0 0x00100000>, /* controller registers */
  478. <0x40 0x00000000 0x0 0x00002000>; /* configuration space */
  479. reg-names = "regs", "config";
  480. interrupts = <0 118 0x4>, /* controller interrupt */
  481. <0 117 0x4>; /* PME interrupt */
  482. interrupt-names = "aer", "pme";
  483. #address-cells = <3>;
  484. #size-cells = <2>;
  485. device_type = "pci";
  486. num-viewport = <2>;
  487. bus-range = <0x0 0xff>;
  488. ranges = <0x81000000 0x0 0x00000000 0x40 0x00010000 0x0 0x00010000 /* downstream I/O */
  489. 0x82000000 0x0 0x40000000 0x40 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
  490. msi-parent = <&msi>;
  491. #interrupt-cells = <1>;
  492. interrupt-map-mask = <0 0 0 7>;
  493. interrupt-map = <0000 0 0 1 &gic 0 110 IRQ_TYPE_LEVEL_HIGH>,
  494. <0000 0 0 2 &gic 0 111 IRQ_TYPE_LEVEL_HIGH>,
  495. <0000 0 0 3 &gic 0 112 IRQ_TYPE_LEVEL_HIGH>,
  496. <0000 0 0 4 &gic 0 113 IRQ_TYPE_LEVEL_HIGH>;
  497. status = "disabled";
  498. };
  499. rcpm: power-controller@1ee2140 {
  500. compatible = "fsl,ls1012a-rcpm", "fsl,qoriq-rcpm-2.1+";
  501. reg = <0x0 0x1ee2140 0x0 0x4>;
  502. #fsl,rcpm-wakeup-cells = <1>;
  503. };
  504. ftm_alarm0: timer@29d0000 {
  505. compatible = "fsl,ls1012a-ftm-alarm";
  506. reg = <0x0 0x29d0000 0x0 0x10000>;
  507. fsl,rcpm-wakeup = <&rcpm 0x20000>;
  508. interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
  509. big-endian;
  510. };
  511. };
  512. firmware {
  513. optee {
  514. compatible = "linaro,optee-tz";
  515. method = "smc";
  516. };
  517. };
  518. };