fvp-base-revc.dts 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * ARM Ltd. Fast Models
  4. *
  5. * Architecture Envelope Model (AEM) ARMv8-A
  6. * ARMAEMv8AMPCT
  7. *
  8. * FVP Base RevC
  9. */
  10. /dts-v1/;
  11. #include <dt-bindings/interrupt-controller/arm-gic.h>
  12. /memreserve/ 0x80000000 0x00010000;
  13. #include "rtsm_ve-motherboard.dtsi"
  14. #include "rtsm_ve-motherboard-rs2.dtsi"
  15. / {
  16. model = "FVP Base RevC";
  17. compatible = "arm,fvp-base-revc", "arm,vexpress";
  18. interrupt-parent = <&gic>;
  19. #address-cells = <2>;
  20. #size-cells = <2>;
  21. chosen { };
  22. aliases {
  23. serial0 = &v2m_serial0;
  24. serial1 = &v2m_serial1;
  25. serial2 = &v2m_serial2;
  26. serial3 = &v2m_serial3;
  27. };
  28. psci {
  29. compatible = "arm,psci-0.2";
  30. method = "smc";
  31. };
  32. cpus {
  33. #address-cells = <2>;
  34. #size-cells = <0>;
  35. cpu0: cpu@0 {
  36. device_type = "cpu";
  37. compatible = "arm,armv8";
  38. reg = <0x0 0x000>;
  39. enable-method = "psci";
  40. };
  41. cpu1: cpu@100 {
  42. device_type = "cpu";
  43. compatible = "arm,armv8";
  44. reg = <0x0 0x100>;
  45. enable-method = "psci";
  46. };
  47. cpu2: cpu@200 {
  48. device_type = "cpu";
  49. compatible = "arm,armv8";
  50. reg = <0x0 0x200>;
  51. enable-method = "psci";
  52. };
  53. cpu3: cpu@300 {
  54. device_type = "cpu";
  55. compatible = "arm,armv8";
  56. reg = <0x0 0x300>;
  57. enable-method = "psci";
  58. };
  59. cpu4: cpu@10000 {
  60. device_type = "cpu";
  61. compatible = "arm,armv8";
  62. reg = <0x0 0x10000>;
  63. enable-method = "psci";
  64. };
  65. cpu5: cpu@10100 {
  66. device_type = "cpu";
  67. compatible = "arm,armv8";
  68. reg = <0x0 0x10100>;
  69. enable-method = "psci";
  70. };
  71. cpu6: cpu@10200 {
  72. device_type = "cpu";
  73. compatible = "arm,armv8";
  74. reg = <0x0 0x10200>;
  75. enable-method = "psci";
  76. };
  77. cpu7: cpu@10300 {
  78. device_type = "cpu";
  79. compatible = "arm,armv8";
  80. reg = <0x0 0x10300>;
  81. enable-method = "psci";
  82. };
  83. };
  84. memory@80000000 {
  85. device_type = "memory";
  86. reg = <0x00000000 0x80000000 0 0x80000000>,
  87. <0x00000008 0x80000000 0 0x80000000>;
  88. };
  89. reserved-memory {
  90. #address-cells = <2>;
  91. #size-cells = <2>;
  92. ranges;
  93. /* Chipselect 2,00000000 is physically at 0x18000000 */
  94. vram: vram@18000000 {
  95. /* 8 MB of designated video RAM */
  96. compatible = "shared-dma-pool";
  97. reg = <0x00000000 0x18000000 0 0x00800000>;
  98. no-map;
  99. };
  100. };
  101. gic: interrupt-controller@2f000000 {
  102. compatible = "arm,gic-v3";
  103. #interrupt-cells = <3>;
  104. #address-cells = <2>;
  105. #size-cells = <2>;
  106. ranges;
  107. interrupt-controller;
  108. reg = <0x0 0x2f000000 0 0x10000>, // GICD
  109. <0x0 0x2f100000 0 0x200000>, // GICR
  110. <0x0 0x2c000000 0 0x2000>, // GICC
  111. <0x0 0x2c010000 0 0x2000>, // GICH
  112. <0x0 0x2c02f000 0 0x2000>; // GICV
  113. interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
  114. its: msi-controller@2f020000 {
  115. #msi-cells = <1>;
  116. compatible = "arm,gic-v3-its";
  117. reg = <0x0 0x2f020000 0x0 0x20000>; // GITS
  118. msi-controller;
  119. };
  120. };
  121. timer {
  122. compatible = "arm,armv8-timer";
  123. interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_LOW>,
  124. <GIC_PPI 14 IRQ_TYPE_LEVEL_LOW>,
  125. <GIC_PPI 11 IRQ_TYPE_LEVEL_LOW>,
  126. <GIC_PPI 10 IRQ_TYPE_LEVEL_LOW>;
  127. };
  128. pmu {
  129. compatible = "arm,armv8-pmuv3";
  130. interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH>;
  131. };
  132. spe-pmu {
  133. compatible = "arm,statistical-profiling-extension-v1";
  134. interrupts = <GIC_PPI 5 IRQ_TYPE_LEVEL_HIGH>;
  135. };
  136. pci: pci@40000000 {
  137. #address-cells = <0x3>;
  138. #size-cells = <0x2>;
  139. #interrupt-cells = <0x1>;
  140. compatible = "pci-host-ecam-generic";
  141. device_type = "pci";
  142. bus-range = <0x0 0x1>;
  143. reg = <0x0 0x40000000 0x0 0x10000000>;
  144. ranges = <0x2000000 0x0 0x50000000 0x0 0x50000000 0x0 0x10000000>;
  145. interrupt-map = <0 0 0 1 &gic 0 0 GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>,
  146. <0 0 0 2 &gic 0 0 GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>,
  147. <0 0 0 3 &gic 0 0 GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  148. <0 0 0 4 &gic 0 0 GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH>;
  149. interrupt-map-mask = <0x0 0x0 0x0 0x7>;
  150. msi-map = <0x0 &its 0x0 0x10000>;
  151. iommu-map = <0x0 &smmu 0x0 0x10000>;
  152. dma-coherent;
  153. };
  154. smmu: iommu@2b400000 {
  155. compatible = "arm,smmu-v3";
  156. reg = <0x0 0x2b400000 0x0 0x100000>;
  157. interrupts = <GIC_SPI 74 IRQ_TYPE_EDGE_RISING>,
  158. <GIC_SPI 79 IRQ_TYPE_EDGE_RISING>,
  159. <GIC_SPI 75 IRQ_TYPE_EDGE_RISING>,
  160. <GIC_SPI 77 IRQ_TYPE_EDGE_RISING>;
  161. interrupt-names = "eventq", "gerror", "priq", "cmdq-sync";
  162. dma-coherent;
  163. #iommu-cells = <1>;
  164. msi-parent = <&its 0x10000>;
  165. };
  166. panel {
  167. compatible = "arm,rtsm-display";
  168. port {
  169. panel_in: endpoint {
  170. remote-endpoint = <&clcd_pads>;
  171. };
  172. };
  173. };
  174. bus@8000000 {
  175. #interrupt-cells = <1>;
  176. interrupt-map-mask = <0 0 63>;
  177. interrupt-map = <0 0 0 &gic 0 0 GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
  178. <0 0 1 &gic 0 0 GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
  179. <0 0 2 &gic 0 0 GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
  180. <0 0 3 &gic 0 0 GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
  181. <0 0 4 &gic 0 0 GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
  182. <0 0 5 &gic 0 0 GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
  183. <0 0 6 &gic 0 0 GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
  184. <0 0 7 &gic 0 0 GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
  185. <0 0 8 &gic 0 0 GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
  186. <0 0 9 &gic 0 0 GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
  187. <0 0 10 &gic 0 0 GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>,
  188. <0 0 11 &gic 0 0 GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
  189. <0 0 12 &gic 0 0 GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
  190. <0 0 13 &gic 0 0 GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
  191. <0 0 14 &gic 0 0 GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
  192. <0 0 15 &gic 0 0 GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
  193. <0 0 16 &gic 0 0 GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
  194. <0 0 17 &gic 0 0 GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>,
  195. <0 0 18 &gic 0 0 GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
  196. <0 0 19 &gic 0 0 GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
  197. <0 0 20 &gic 0 0 GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>,
  198. <0 0 21 &gic 0 0 GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
  199. <0 0 22 &gic 0 0 GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>,
  200. <0 0 23 &gic 0 0 GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>,
  201. <0 0 24 &gic 0 0 GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>,
  202. <0 0 25 &gic 0 0 GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>,
  203. <0 0 26 &gic 0 0 GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>,
  204. <0 0 27 &gic 0 0 GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>,
  205. <0 0 28 &gic 0 0 GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>,
  206. <0 0 29 &gic 0 0 GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
  207. <0 0 30 &gic 0 0 GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>,
  208. <0 0 31 &gic 0 0 GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>,
  209. <0 0 32 &gic 0 0 GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
  210. <0 0 33 &gic 0 0 GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
  211. <0 0 34 &gic 0 0 GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
  212. <0 0 35 &gic 0 0 GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
  213. <0 0 36 &gic 0 0 GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>,
  214. <0 0 37 &gic 0 0 GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>,
  215. <0 0 38 &gic 0 0 GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>,
  216. <0 0 39 &gic 0 0 GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
  217. <0 0 40 &gic 0 0 GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
  218. <0 0 41 &gic 0 0 GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
  219. <0 0 42 &gic 0 0 GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
  220. <0 0 43 &gic 0 0 GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>,
  221. <0 0 44 &gic 0 0 GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>,
  222. <0 0 46 &gic 0 0 GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
  223. };
  224. };