foundation-v8.dtsi 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * ARM Ltd.
  4. *
  5. * ARMv8 Foundation model DTS
  6. */
  7. /dts-v1/;
  8. #include <dt-bindings/interrupt-controller/arm-gic.h>
  9. /memreserve/ 0x80000000 0x00010000;
  10. / {
  11. model = "Foundation-v8A";
  12. compatible = "arm,foundation-aarch64", "arm,vexpress";
  13. interrupt-parent = <&gic>;
  14. #address-cells = <2>;
  15. #size-cells = <2>;
  16. chosen { };
  17. aliases {
  18. serial0 = &v2m_serial0;
  19. serial1 = &v2m_serial1;
  20. serial2 = &v2m_serial2;
  21. serial3 = &v2m_serial3;
  22. };
  23. cpus {
  24. #address-cells = <2>;
  25. #size-cells = <0>;
  26. cpu0: cpu@0 {
  27. device_type = "cpu";
  28. compatible = "arm,armv8";
  29. reg = <0x0 0x0>;
  30. next-level-cache = <&L2_0>;
  31. };
  32. cpu1: cpu@1 {
  33. device_type = "cpu";
  34. compatible = "arm,armv8";
  35. reg = <0x0 0x1>;
  36. next-level-cache = <&L2_0>;
  37. };
  38. cpu2: cpu@2 {
  39. device_type = "cpu";
  40. compatible = "arm,armv8";
  41. reg = <0x0 0x2>;
  42. next-level-cache = <&L2_0>;
  43. };
  44. cpu3: cpu@3 {
  45. device_type = "cpu";
  46. compatible = "arm,armv8";
  47. reg = <0x0 0x3>;
  48. next-level-cache = <&L2_0>;
  49. };
  50. L2_0: l2-cache0 {
  51. compatible = "cache";
  52. };
  53. };
  54. memory@80000000 {
  55. device_type = "memory";
  56. reg = <0x00000000 0x80000000 0 0x80000000>,
  57. <0x00000008 0x80000000 0 0x80000000>;
  58. };
  59. timer {
  60. compatible = "arm,armv8-timer";
  61. interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
  62. <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
  63. <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
  64. <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
  65. clock-frequency = <100000000>;
  66. };
  67. pmu {
  68. compatible = "arm,armv8-pmuv3";
  69. interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>,
  70. <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>,
  71. <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>,
  72. <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
  73. };
  74. watchdog@2a440000 {
  75. compatible = "arm,sbsa-gwdt";
  76. reg = <0x0 0x2a440000 0 0x1000>,
  77. <0x0 0x2a450000 0 0x1000>;
  78. interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
  79. timeout-sec = <30>;
  80. };
  81. v2m_clk24mhz: clk24mhz {
  82. compatible = "fixed-clock";
  83. #clock-cells = <0>;
  84. clock-frequency = <24000000>;
  85. clock-output-names = "v2m:clk24mhz";
  86. };
  87. v2m_refclk1mhz: refclk1mhz {
  88. compatible = "fixed-clock";
  89. #clock-cells = <0>;
  90. clock-frequency = <1000000>;
  91. clock-output-names = "v2m:refclk1mhz";
  92. };
  93. v2m_refclk32khz: refclk32khz {
  94. compatible = "fixed-clock";
  95. #clock-cells = <0>;
  96. clock-frequency = <32768>;
  97. clock-output-names = "v2m:refclk32khz";
  98. };
  99. bus@8000000 {
  100. compatible = "arm,vexpress,v2m-p1", "simple-bus";
  101. #address-cells = <2>; /* SMB chipselect number and offset */
  102. #size-cells = <1>;
  103. ranges = <0 0 0 0x08000000 0x04000000>,
  104. <1 0 0 0x14000000 0x04000000>,
  105. <2 0 0 0x18000000 0x04000000>,
  106. <3 0 0 0x1c000000 0x04000000>,
  107. <4 0 0 0x0c000000 0x04000000>,
  108. <5 0 0 0x10000000 0x04000000>;
  109. #interrupt-cells = <1>;
  110. interrupt-map-mask = <0 0 63>;
  111. interrupt-map = <0 0 0 &gic 0 GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
  112. <0 0 1 &gic 0 GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
  113. <0 0 2 &gic 0 GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
  114. <0 0 3 &gic 0 GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
  115. <0 0 4 &gic 0 GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
  116. <0 0 5 &gic 0 GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
  117. <0 0 6 &gic 0 GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
  118. <0 0 7 &gic 0 GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
  119. <0 0 8 &gic 0 GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
  120. <0 0 9 &gic 0 GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
  121. <0 0 10 &gic 0 GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>,
  122. <0 0 11 &gic 0 GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
  123. <0 0 12 &gic 0 GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
  124. <0 0 13 &gic 0 GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
  125. <0 0 14 &gic 0 GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
  126. <0 0 15 &gic 0 GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
  127. <0 0 16 &gic 0 GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
  128. <0 0 17 &gic 0 GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>,
  129. <0 0 18 &gic 0 GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
  130. <0 0 19 &gic 0 GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
  131. <0 0 20 &gic 0 GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>,
  132. <0 0 21 &gic 0 GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
  133. <0 0 22 &gic 0 GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>,
  134. <0 0 23 &gic 0 GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>,
  135. <0 0 24 &gic 0 GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>,
  136. <0 0 25 &gic 0 GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>,
  137. <0 0 26 &gic 0 GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>,
  138. <0 0 27 &gic 0 GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>,
  139. <0 0 28 &gic 0 GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>,
  140. <0 0 29 &gic 0 GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
  141. <0 0 30 &gic 0 GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>,
  142. <0 0 31 &gic 0 GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>,
  143. <0 0 32 &gic 0 GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
  144. <0 0 33 &gic 0 GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
  145. <0 0 34 &gic 0 GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
  146. <0 0 35 &gic 0 GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
  147. <0 0 36 &gic 0 GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>,
  148. <0 0 37 &gic 0 GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>,
  149. <0 0 38 &gic 0 GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>,
  150. <0 0 39 &gic 0 GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
  151. <0 0 40 &gic 0 GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
  152. <0 0 41 &gic 0 GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
  153. <0 0 42 &gic 0 GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
  154. ethernet@202000000 {
  155. compatible = "smsc,lan91c111";
  156. reg = <2 0x02000000 0x10000>;
  157. interrupts = <15>;
  158. };
  159. iofpga-bus@300000000 {
  160. compatible = "simple-bus";
  161. #address-cells = <1>;
  162. #size-cells = <1>;
  163. ranges = <0 3 0 0x200000>;
  164. v2m_sysreg: sysreg@10000 {
  165. compatible = "arm,vexpress-sysreg";
  166. reg = <0x010000 0x1000>;
  167. };
  168. v2m_serial0: serial@90000 {
  169. compatible = "arm,pl011", "arm,primecell";
  170. reg = <0x090000 0x1000>;
  171. interrupts = <5>;
  172. clocks = <&v2m_clk24mhz>, <&v2m_clk24mhz>;
  173. clock-names = "uartclk", "apb_pclk";
  174. };
  175. v2m_serial1: serial@a0000 {
  176. compatible = "arm,pl011", "arm,primecell";
  177. reg = <0x0a0000 0x1000>;
  178. interrupts = <6>;
  179. clocks = <&v2m_clk24mhz>, <&v2m_clk24mhz>;
  180. clock-names = "uartclk", "apb_pclk";
  181. };
  182. v2m_serial2: serial@b0000 {
  183. compatible = "arm,pl011", "arm,primecell";
  184. reg = <0x0b0000 0x1000>;
  185. interrupts = <7>;
  186. clocks = <&v2m_clk24mhz>, <&v2m_clk24mhz>;
  187. clock-names = "uartclk", "apb_pclk";
  188. };
  189. v2m_serial3: serial@c0000 {
  190. compatible = "arm,pl011", "arm,primecell";
  191. reg = <0x0c0000 0x1000>;
  192. interrupts = <8>;
  193. clocks = <&v2m_clk24mhz>, <&v2m_clk24mhz>;
  194. clock-names = "uartclk", "apb_pclk";
  195. };
  196. virtio@130000 {
  197. compatible = "virtio,mmio";
  198. reg = <0x130000 0x200>;
  199. interrupts = <42>;
  200. };
  201. };
  202. };
  203. };