proc-v7-3level.S 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * arch/arm/mm/proc-v7-3level.S
  4. *
  5. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  6. * Copyright (C) 2011 ARM Ltd.
  7. * Author: Catalin Marinas <[email protected]>
  8. * based on arch/arm/mm/proc-v7-2level.S
  9. */
  10. #include <asm/assembler.h>
  11. #define TTB_IRGN_NC (0 << 8)
  12. #define TTB_IRGN_WBWA (1 << 8)
  13. #define TTB_IRGN_WT (2 << 8)
  14. #define TTB_IRGN_WB (3 << 8)
  15. #define TTB_RGN_NC (0 << 10)
  16. #define TTB_RGN_OC_WBWA (1 << 10)
  17. #define TTB_RGN_OC_WT (2 << 10)
  18. #define TTB_RGN_OC_WB (3 << 10)
  19. #define TTB_S (3 << 12)
  20. #define TTB_EAE (1 << 31)
  21. /* PTWs cacheable, inner WB not shareable, outer WB not shareable */
  22. #define TTB_FLAGS_UP (TTB_IRGN_WB|TTB_RGN_OC_WB)
  23. #define PMD_FLAGS_UP (PMD_SECT_WB)
  24. /* PTWs cacheable, inner WBWA shareable, outer WBWA not shareable */
  25. #define TTB_FLAGS_SMP (TTB_IRGN_WBWA|TTB_S|TTB_RGN_OC_WBWA)
  26. #define PMD_FLAGS_SMP (PMD_SECT_WBWA|PMD_SECT_S)
  27. #ifndef __ARMEB__
  28. # define rpgdl r0
  29. # define rpgdh r1
  30. #else
  31. # define rpgdl r1
  32. # define rpgdh r0
  33. #endif
  34. /*
  35. * cpu_v7_switch_mm(pgd_phys, tsk)
  36. *
  37. * Set the translation table base pointer to be pgd_phys (physical address of
  38. * the new TTB).
  39. */
  40. ENTRY(cpu_v7_switch_mm)
  41. #ifdef CONFIG_MMU
  42. mmid r2, r2
  43. asid r2, r2
  44. orr rpgdh, rpgdh, r2, lsl #(48 - 32) @ upper 32-bits of pgd
  45. mcrr p15, 0, rpgdl, rpgdh, c2 @ set TTB 0
  46. isb
  47. #endif
  48. ret lr
  49. ENDPROC(cpu_v7_switch_mm)
  50. #ifdef __ARMEB__
  51. #define rl r3
  52. #define rh r2
  53. #else
  54. #define rl r2
  55. #define rh r3
  56. #endif
  57. /*
  58. * cpu_v7_set_pte_ext(ptep, pte)
  59. *
  60. * Set a level 2 translation table entry.
  61. * - ptep - pointer to level 3 translation table entry
  62. * - pte - PTE value to store (64-bit in r2 and r3)
  63. */
  64. ENTRY(cpu_v7_set_pte_ext)
  65. #ifdef CONFIG_MMU
  66. tst rl, #L_PTE_VALID
  67. beq 1f
  68. tst rh, #1 << (57 - 32) @ L_PTE_NONE
  69. bicne rl, #L_PTE_VALID
  70. bne 1f
  71. eor ip, rh, #1 << (55 - 32) @ toggle L_PTE_DIRTY in temp reg to
  72. @ test for !L_PTE_DIRTY || L_PTE_RDONLY
  73. tst ip, #1 << (55 - 32) | 1 << (58 - 32)
  74. orrne rl, #PTE_AP2
  75. biceq rl, #PTE_AP2
  76. 1: strd r2, r3, [r0]
  77. ALT_SMP(W(nop))
  78. ALT_UP (mcr p15, 0, r0, c7, c10, 1) @ flush_pte
  79. #endif
  80. ret lr
  81. ENDPROC(cpu_v7_set_pte_ext)
  82. /*
  83. * Memory region attributes for LPAE (defined in pgtable-3level.h):
  84. *
  85. * n = AttrIndx[2:0]
  86. *
  87. * n MAIR
  88. * UNCACHED 000 00000000
  89. * BUFFERABLE 001 01000100
  90. * DEV_WC 001 01000100
  91. * WRITETHROUGH 010 10101010
  92. * WRITEBACK 011 11101110
  93. * DEV_CACHED 011 11101110
  94. * DEV_SHARED 100 00000100
  95. * DEV_NONSHARED 100 00000100
  96. * unused 101
  97. * unused 110
  98. * WRITEALLOC 111 11111111
  99. */
  100. .equ PRRR, 0xeeaa4400 @ MAIR0
  101. .equ NMRR, 0xff000004 @ MAIR1
  102. /*
  103. * Macro for setting up the TTBRx and TTBCR registers.
  104. * - \ttbr1 updated.
  105. */
  106. .macro v7_ttb_setup, zero, ttbr0l, ttbr0h, ttbr1, tmp
  107. ldr \tmp, =swapper_pg_dir @ swapper_pg_dir virtual address
  108. cmp \ttbr1, \tmp, lsr #12 @ PHYS_OFFSET > PAGE_OFFSET?
  109. mov \tmp, #TTB_EAE @ for TTB control egister
  110. ALT_SMP(orr \tmp, \tmp, #TTB_FLAGS_SMP)
  111. ALT_UP(orr \tmp, \tmp, #TTB_FLAGS_UP)
  112. ALT_SMP(orr \tmp, \tmp, #TTB_FLAGS_SMP << 16)
  113. ALT_UP(orr \tmp, \tmp, #TTB_FLAGS_UP << 16)
  114. /*
  115. * Only use split TTBRs if PHYS_OFFSET <= PAGE_OFFSET (cmp above),
  116. * otherwise booting secondary CPUs would end up using TTBR1 for the
  117. * identity mapping set up in TTBR0.
  118. */
  119. orrls \tmp, \tmp, #TTBR1_SIZE @ TTBCR.T1SZ
  120. mcr p15, 0, \tmp, c2, c0, 2 @ TTBCR
  121. mov \tmp, \ttbr1, lsr #20
  122. mov \ttbr1, \ttbr1, lsl #12
  123. addls \ttbr1, \ttbr1, #TTBR1_OFFSET
  124. mcrr p15, 1, \ttbr1, \tmp, c2 @ load TTBR1
  125. .endm
  126. /*
  127. * AT
  128. * TFR EV X F IHD LR S
  129. * .EEE ..EE PUI. .TAT 4RVI ZWRS BLDP WCAM
  130. * rxxx rrxx xxx0 0101 xxxx xxxx x111 xxxx < forced
  131. * 11 0 110 0 0011 1100 .111 1101 < we want
  132. */
  133. .align 2
  134. .type v7_crval, #object
  135. v7_crval:
  136. crval clear=0x0122c302, mmuset=0x30c03c7d, ucset=0x00c01c7c