prm2xxx_3xxx.h 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * OMAP2xxx/3xxx-common Power/Reset Management (PRM) register definitions
  4. *
  5. * Copyright (C) 2007-2009, 2011-2012 Texas Instruments, Inc.
  6. * Copyright (C) 2008-2010 Nokia Corporation
  7. * Paul Walmsley
  8. *
  9. * The PRM hardware modules on the OMAP2/3 are quite similar to each
  10. * other. The PRM on OMAP4 has a new register layout, and is handled
  11. * in a separate file.
  12. */
  13. #ifndef __ARCH_ARM_MACH_OMAP2_PRM2XXX_3XXX_H
  14. #define __ARCH_ARM_MACH_OMAP2_PRM2XXX_3XXX_H
  15. #include "prcm-common.h"
  16. #include "prm.h"
  17. /*
  18. * Module specific PRM register offsets from PRM_BASE + domain offset
  19. *
  20. * Use prm_{read,write}_mod_reg() with these registers.
  21. *
  22. * With a few exceptions, these are the register names beginning with
  23. * {PM,RM}_* on both OMAP2/3 SoC families.. (The exceptions are the
  24. * IRQSTATUS and IRQENABLE bits.)
  25. */
  26. /* Register offsets appearing on both OMAP2 and OMAP3 */
  27. #define OMAP2_RM_RSTCTRL 0x0050
  28. #define OMAP2_RM_RSTTIME 0x0054
  29. #define OMAP2_RM_RSTST 0x0058
  30. #define OMAP2_PM_PWSTCTRL 0x00e0
  31. #define OMAP2_PM_PWSTST 0x00e4
  32. #define PM_WKEN 0x00a0
  33. #define PM_WKEN1 PM_WKEN
  34. #define PM_WKST 0x00b0
  35. #define PM_WKST1 PM_WKST
  36. #define PM_WKDEP 0x00c8
  37. #define PM_EVGENCTRL 0x00d4
  38. #define PM_EVGENONTIM 0x00d8
  39. #define PM_EVGENOFFTIM 0x00dc
  40. #ifndef __ASSEMBLER__
  41. #include <linux/io.h>
  42. #include "powerdomain.h"
  43. /* Power/reset management domain register get/set */
  44. static inline u32 omap2_prm_read_mod_reg(s16 module, u16 idx)
  45. {
  46. return readl_relaxed(prm_base.va + module + idx);
  47. }
  48. static inline void omap2_prm_write_mod_reg(u32 val, s16 module, u16 idx)
  49. {
  50. writel_relaxed(val, prm_base.va + module + idx);
  51. }
  52. /* Read-modify-write a register in a PRM module. Caller must lock */
  53. static inline u32 omap2_prm_rmw_mod_reg_bits(u32 mask, u32 bits, s16 module,
  54. s16 idx)
  55. {
  56. u32 v;
  57. v = omap2_prm_read_mod_reg(module, idx);
  58. v &= ~mask;
  59. v |= bits;
  60. omap2_prm_write_mod_reg(v, module, idx);
  61. return v;
  62. }
  63. /* Read a PRM register, AND it, and shift the result down to bit 0 */
  64. static inline u32 omap2_prm_read_mod_bits_shift(s16 domain, s16 idx, u32 mask)
  65. {
  66. u32 v;
  67. v = omap2_prm_read_mod_reg(domain, idx);
  68. v &= mask;
  69. v >>= __ffs(mask);
  70. return v;
  71. }
  72. static inline u32 omap2_prm_set_mod_reg_bits(u32 bits, s16 module, s16 idx)
  73. {
  74. return omap2_prm_rmw_mod_reg_bits(bits, bits, module, idx);
  75. }
  76. static inline u32 omap2_prm_clear_mod_reg_bits(u32 bits, s16 module, s16 idx)
  77. {
  78. return omap2_prm_rmw_mod_reg_bits(bits, 0x0, module, idx);
  79. }
  80. /* These omap2_ PRM functions apply to both OMAP2 and 3 */
  81. int omap2_prm_is_hardreset_asserted(u8 shift, u8 part, s16 prm_mod, u16 offset);
  82. int omap2_prm_assert_hardreset(u8 shift, u8 part, s16 prm_mod,
  83. u16 offset);
  84. int omap2_prm_deassert_hardreset(u8 rst_shift, u8 st_shift, u8 part,
  85. s16 prm_mod, u16 reset_offset,
  86. u16 st_offset);
  87. extern int omap2_pwrdm_set_next_pwrst(struct powerdomain *pwrdm, u8 pwrst);
  88. extern int omap2_pwrdm_read_next_pwrst(struct powerdomain *pwrdm);
  89. extern int omap2_pwrdm_read_pwrst(struct powerdomain *pwrdm);
  90. extern int omap2_pwrdm_set_mem_onst(struct powerdomain *pwrdm, u8 bank,
  91. u8 pwrst);
  92. extern int omap2_pwrdm_set_mem_retst(struct powerdomain *pwrdm, u8 bank,
  93. u8 pwrst);
  94. extern int omap2_pwrdm_read_mem_pwrst(struct powerdomain *pwrdm, u8 bank);
  95. extern int omap2_pwrdm_read_mem_retst(struct powerdomain *pwrdm, u8 bank);
  96. extern int omap2_pwrdm_set_logic_retst(struct powerdomain *pwrdm, u8 pwrst);
  97. extern int omap2_pwrdm_wait_transition(struct powerdomain *pwrdm);
  98. extern int omap2_clkdm_add_wkdep(struct clockdomain *clkdm1,
  99. struct clockdomain *clkdm2);
  100. extern int omap2_clkdm_del_wkdep(struct clockdomain *clkdm1,
  101. struct clockdomain *clkdm2);
  102. extern int omap2_clkdm_read_wkdep(struct clockdomain *clkdm1,
  103. struct clockdomain *clkdm2);
  104. extern int omap2_clkdm_clear_all_wkdeps(struct clockdomain *clkdm);
  105. #endif /* __ASSEMBLER */
  106. /*
  107. * Bits common to specific registers
  108. *
  109. * The 3430 register and bit names are generally used,
  110. * since they tend to make more sense
  111. */
  112. /* PM_EVGENONTIM_MPU */
  113. /* Named PM_EVEGENONTIM_MPU on the 24XX */
  114. #define OMAP_ONTIMEVAL_SHIFT 0
  115. #define OMAP_ONTIMEVAL_MASK (0xffffffff << 0)
  116. /* PM_EVGENOFFTIM_MPU */
  117. /* Named PM_EVEGENOFFTIM_MPU on the 24XX */
  118. #define OMAP_OFFTIMEVAL_SHIFT 0
  119. #define OMAP_OFFTIMEVAL_MASK (0xffffffff << 0)
  120. /* PRM_CLKSETUP and PRCM_VOLTSETUP */
  121. /* Named PRCM_CLKSSETUP on the 24XX */
  122. #define OMAP_SETUP_TIME_SHIFT 0
  123. #define OMAP_SETUP_TIME_MASK (0xffff << 0)
  124. /* PRM_CLKSRC_CTRL */
  125. /* Named PRCM_CLKSRC_CTRL on the 24XX */
  126. #define OMAP_SYSCLKDIV_SHIFT 6
  127. #define OMAP_SYSCLKDIV_MASK (0x3 << 6)
  128. #define OMAP_SYSCLKDIV_WIDTH 2
  129. #define OMAP_AUTOEXTCLKMODE_SHIFT 3
  130. #define OMAP_AUTOEXTCLKMODE_MASK (0x3 << 3)
  131. #define OMAP_SYSCLKSEL_SHIFT 0
  132. #define OMAP_SYSCLKSEL_MASK (0x3 << 0)
  133. /* PM_EVGENCTRL_MPU */
  134. #define OMAP_OFFLOADMODE_SHIFT 3
  135. #define OMAP_OFFLOADMODE_MASK (0x3 << 3)
  136. #define OMAP_ONLOADMODE_SHIFT 1
  137. #define OMAP_ONLOADMODE_MASK (0x3 << 1)
  138. #define OMAP_ENABLE_MASK (1 << 0)
  139. /* PRM_RSTTIME */
  140. /* Named RM_RSTTIME_WKUP on the 24xx */
  141. #define OMAP_RSTTIME2_SHIFT 8
  142. #define OMAP_RSTTIME2_MASK (0x1f << 8)
  143. #define OMAP_RSTTIME1_SHIFT 0
  144. #define OMAP_RSTTIME1_MASK (0xff << 0)
  145. /* PRM_RSTCTRL */
  146. /* Named RM_RSTCTRL_WKUP on the 24xx */
  147. /* 2420 calls RST_DPLL3 'RST_DPLL' */
  148. #define OMAP_RST_DPLL3_MASK (1 << 2)
  149. #define OMAP_RST_GS_MASK (1 << 1)
  150. /*
  151. * Bits common to module-shared registers
  152. *
  153. * Not all registers of a particular type support all of these bits -
  154. * check TRM if you are unsure
  155. */
  156. /*
  157. * 24XX: RM_RSTST_MPU and RM_RSTST_DSP - on 24XX, 'COREDOMAINWKUP_RST' is
  158. * called 'COREWKUP_RST'
  159. *
  160. * 3430: RM_RSTST_IVA2, RM_RSTST_MPU, RM_RSTST_GFX, RM_RSTST_DSS,
  161. * RM_RSTST_CAM, RM_RSTST_PER, RM_RSTST_NEON
  162. */
  163. #define OMAP_COREDOMAINWKUP_RST_MASK (1 << 3)
  164. /*
  165. * 24XX: RM_RSTST_MPU, RM_RSTST_GFX, RM_RSTST_DSP
  166. *
  167. * 2430: RM_RSTST_MDM
  168. *
  169. * 3430: RM_RSTST_CORE, RM_RSTST_EMU
  170. */
  171. #define OMAP_DOMAINWKUP_RST_MASK (1 << 2)
  172. /*
  173. * 24XX: RM_RSTST_MPU, RM_RSTST_WKUP, RM_RSTST_DSP
  174. * On 24XX, 'GLOBALWARM_RST' is called 'GLOBALWMPU_RST'.
  175. *
  176. * 2430: RM_RSTST_MDM
  177. *
  178. * 3430: RM_RSTST_CORE, RM_RSTST_EMU
  179. */
  180. #define OMAP_GLOBALWARM_RST_SHIFT 1
  181. #define OMAP_GLOBALWARM_RST_MASK (1 << 1)
  182. #define OMAP_GLOBALCOLD_RST_SHIFT 0
  183. #define OMAP_GLOBALCOLD_RST_MASK (1 << 0)
  184. /*
  185. * 24XX: PM_WKDEP_GFX, PM_WKDEP_MPU, PM_WKDEP_CORE, PM_WKDEP_DSP
  186. * 2420 TRM sometimes uses "EN_WAKEUP" instead of "EN_WKUP"
  187. *
  188. * 2430: PM_WKDEP_MDM
  189. *
  190. * 3430: PM_WKDEP_IVA2, PM_WKDEP_GFX, PM_WKDEP_DSS, PM_WKDEP_CAM,
  191. * PM_WKDEP_PER
  192. */
  193. #define OMAP_EN_WKUP_SHIFT 4
  194. #define OMAP_EN_WKUP_MASK (1 << 4)
  195. /*
  196. * 24XX: PM_PWSTCTRL_MPU, PM_PWSTCTRL_CORE, PM_PWSTCTRL_GFX,
  197. * PM_PWSTCTRL_DSP
  198. *
  199. * 2430: PM_PWSTCTRL_MDM
  200. *
  201. * 3430: PM_PWSTCTRL_IVA2, PM_PWSTCTRL_CORE, PM_PWSTCTRL_GFX,
  202. * PM_PWSTCTRL_DSS, PM_PWSTCTRL_CAM, PM_PWSTCTRL_PER,
  203. * PM_PWSTCTRL_NEON
  204. */
  205. #define OMAP_LOGICRETSTATE_MASK (1 << 2)
  206. #endif