prcm_mpu54xx.h 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * OMAP54xx PRCM MPU instance offset macros
  4. *
  5. * Copyright (C) 2013 Texas Instruments Incorporated - https://www.ti.com
  6. *
  7. * Paul Walmsley ([email protected])
  8. * Rajendra Nayak ([email protected])
  9. * Benoit Cousson ([email protected])
  10. *
  11. * This file is automatically generated from the OMAP hardware databases.
  12. * We respectfully ask that any modifications to this file be coordinated
  13. * with the public [email protected] mailing list and the
  14. * authors above to ensure that the autogeneration scripts are kept
  15. * up-to-date with the file contents.
  16. */
  17. #ifndef __ARCH_ARM_MACH_OMAP2_PRCM_MPU54XX_H
  18. #define __ARCH_ARM_MACH_OMAP2_PRCM_MPU54XX_H
  19. #include "prcm_mpu_44xx_54xx.h"
  20. #include "common.h"
  21. #define OMAP54XX_PRCM_MPU_BASE 0x48243000
  22. #define OMAP54XX_PRCM_MPU_REGADDR(inst, reg) \
  23. OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE + (inst) + (reg))
  24. /* PRCM_MPU instances */
  25. #define OMAP54XX_PRCM_MPU_OCP_SOCKET_INST 0x0000
  26. #define OMAP54XX_PRCM_MPU_DEVICE_INST 0x0200
  27. #define OMAP54XX_PRCM_MPU_PRM_C0_INST 0x0400
  28. #define OMAP54XX_PRCM_MPU_CM_C0_INST 0x0600
  29. #define OMAP54XX_PRCM_MPU_PRM_C1_INST 0x0800
  30. #define OMAP54XX_PRCM_MPU_CM_C1_INST 0x0a00
  31. /* PRCM_MPU clockdomain register offsets (from instance start) */
  32. #define OMAP54XX_PRCM_MPU_CM_C0_CPU0_CDOFFS 0x0000
  33. #define OMAP54XX_PRCM_MPU_CM_C1_CPU1_CDOFFS 0x0000
  34. /*
  35. * PRCM_MPU
  36. *
  37. * The PRCM_MPU is a local PRCM inside the MPU subsystem. For the PRCM (global)
  38. * point of view the PRCM_MPU is a single entity. It shares the same
  39. * programming model as the global PRCM and thus can be assimilate as two new
  40. * MOD inside the PRCM
  41. */
  42. /* PRCM_MPU.PRCM_MPU_OCP_SOCKET register offsets */
  43. #define OMAP54XX_REVISION_PRCM_MPU_OFFSET 0x0000
  44. /* PRCM_MPU.PRCM_MPU_DEVICE register offsets */
  45. #define OMAP54XX_PRCM_MPU_PRM_RSTST_OFFSET 0x0000
  46. #define OMAP54XX_PRCM_MPU_PRM_PSCON_COUNT_OFFSET 0x0004
  47. #define OMAP54XX_PRM_FRAC_INCREMENTER_NUMERATOR_OFFSET 0x0010
  48. #define OMAP54XX_PRM_FRAC_INCREMENTER_DENUMERATOR_RELOAD_OFFSET 0x0014
  49. /* PRCM_MPU.PRCM_MPU_PRM_C0 register offsets */
  50. #define OMAP54XX_PM_CPU0_PWRSTCTRL_OFFSET 0x0000
  51. #define OMAP54XX_PM_CPU0_PWRSTST_OFFSET 0x0004
  52. #define OMAP54XX_RM_CPU0_CPU0_RSTCTRL_OFFSET 0x0010
  53. #define OMAP54XX_RM_CPU0_CPU0_RSTST_OFFSET 0x0014
  54. #define OMAP54XX_RM_CPU0_CPU0_CONTEXT_OFFSET 0x0024
  55. /* PRCM_MPU.PRCM_MPU_CM_C0 register offsets */
  56. #define OMAP54XX_CM_CPU0_CLKSTCTRL_OFFSET 0x0000
  57. #define OMAP54XX_CM_CPU0_CPU0_CLKCTRL_OFFSET 0x0020
  58. #define OMAP54XX_CM_CPU0_CPU0_CLKCTRL OMAP54XX_PRCM_MPU_REGADDR(OMAP54XX_PRCM_MPU_CM_C0_INST, 0x0020)
  59. /* PRCM_MPU.PRCM_MPU_PRM_C1 register offsets */
  60. #define OMAP54XX_PM_CPU1_PWRSTCTRL_OFFSET 0x0000
  61. #define OMAP54XX_PM_CPU1_PWRSTST_OFFSET 0x0004
  62. #define OMAP54XX_RM_CPU1_CPU1_RSTCTRL_OFFSET 0x0010
  63. #define OMAP54XX_RM_CPU1_CPU1_RSTST_OFFSET 0x0014
  64. #define OMAP54XX_RM_CPU1_CPU1_CONTEXT_OFFSET 0x0024
  65. /* PRCM_MPU.PRCM_MPU_CM_C1 register offsets */
  66. #define OMAP54XX_CM_CPU1_CLKSTCTRL_OFFSET 0x0000
  67. #define OMAP54XX_CM_CPU1_CPU1_CLKCTRL_OFFSET 0x0020
  68. #define OMAP54XX_CM_CPU1_CPU1_CLKCTRL OMAP54XX_PRCM_MPU_REGADDR(OMAP54XX_PRCM_MPU_CM_C1_INST, 0x0020)
  69. #endif