prcm_mpu44xx.h 4.3 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * OMAP44xx PRCM MPU instance offset macros
  4. *
  5. * Copyright (C) 2010, 2012 Texas Instruments, Inc.
  6. * Copyright (C) 2010 Nokia Corporation
  7. *
  8. * Paul Walmsley ([email protected])
  9. * Rajendra Nayak ([email protected])
  10. * Benoit Cousson ([email protected])
  11. *
  12. * This file is automatically generated from the OMAP hardware databases.
  13. * We respectfully ask that any modifications to this file be coordinated
  14. * with the public [email protected] mailing list and the
  15. * authors above to ensure that the autogeneration scripts are kept
  16. * up-to-date with the file contents.
  17. *
  18. * XXX This file needs to be updated to align on one of "OMAP4", "OMAP44XX",
  19. * or "OMAP4430".
  20. */
  21. #ifndef __ARCH_ARM_MACH_OMAP2_PRCM_MPU44XX_H
  22. #define __ARCH_ARM_MACH_OMAP2_PRCM_MPU44XX_H
  23. #include "prcm_mpu_44xx_54xx.h"
  24. #define OMAP4430_PRCM_MPU_BASE 0x48243000
  25. #define OMAP44XX_PRCM_MPU_REGADDR(inst, reg) \
  26. OMAP2_L4_IO_ADDRESS(OMAP4430_PRCM_MPU_BASE + (inst) + (reg))
  27. /* PRCM_MPU instances */
  28. #define OMAP4430_PRCM_MPU_OCP_SOCKET_PRCM_INST 0x0000
  29. #define OMAP4430_PRCM_MPU_DEVICE_PRM_INST 0x0200
  30. #define OMAP4430_PRCM_MPU_CPU0_INST 0x0400
  31. #define OMAP4430_PRCM_MPU_CPU1_INST 0x0800
  32. /* PRCM_MPU clockdomain register offsets (from instance start) */
  33. #define OMAP4430_PRCM_MPU_CPU0_CPU0_CDOFFS 0x0018
  34. #define OMAP4430_PRCM_MPU_CPU1_CPU1_CDOFFS 0x0018
  35. /*
  36. * PRCM_MPU
  37. *
  38. * The PRCM_MPU is a local PRCM inside the MPU subsystem. For the PRCM (global)
  39. * point of view the PRCM_MPU is a single entity. It shares the same
  40. * programming model as the global PRCM and thus can be assimilate as two new
  41. * MOD inside the PRCM
  42. */
  43. /* PRCM_MPU.OCP_SOCKET_PRCM register offsets */
  44. #define OMAP4_REVISION_PRCM_OFFSET 0x0000
  45. #define OMAP4430_REVISION_PRCM OMAP44XX_PRCM_MPU_REGADDR(OMAP4430_PRCM_MPU_OCP_SOCKET_PRCM_INST, 0x0000)
  46. /* PRCM_MPU.DEVICE_PRM register offsets */
  47. #define OMAP4_PRCM_MPU_PRM_RSTST_OFFSET 0x0000
  48. #define OMAP4430_PRCM_MPU_PRM_RSTST OMAP44XX_PRCM_MPU_REGADDR(OMAP4430_PRCM_MPU_DEVICE_PRM_INST, 0x0000)
  49. #define OMAP4_PRCM_MPU_PRM_PSCON_COUNT_OFFSET 0x0004
  50. #define OMAP4430_PRCM_MPU_PRM_PSCON_COUNT OMAP44XX_PRCM_MPU_REGADDR(OMAP4430_PRCM_MPU_DEVICE_PRM_INST, 0x0004)
  51. /* PRCM_MPU.CPU0 register offsets */
  52. #define OMAP4_PM_CPU0_PWRSTCTRL_OFFSET 0x0000
  53. #define OMAP4430_PM_CPU0_PWRSTCTRL OMAP44XX_PRCM_MPU_REGADDR(OMAP4430_PRCM_MPU_CPU0_INST, 0x0000)
  54. #define OMAP4_PM_CPU0_PWRSTST_OFFSET 0x0004
  55. #define OMAP4430_PM_CPU0_PWRSTST OMAP44XX_PRCM_MPU_REGADDR(OMAP4430_PRCM_MPU_CPU0_INST, 0x0004)
  56. #define OMAP4_RM_CPU0_CPU0_CONTEXT_OFFSET 0x0008
  57. #define OMAP4430_RM_CPU0_CPU0_CONTEXT OMAP44XX_PRCM_MPU_REGADDR(OMAP4430_PRCM_MPU_CPU0_INST, 0x0008)
  58. #define OMAP4_RM_CPU0_CPU0_RSTCTRL_OFFSET 0x000c
  59. #define OMAP4430_RM_CPU0_CPU0_RSTCTRL OMAP44XX_PRCM_MPU_REGADDR(OMAP4430_PRCM_MPU_CPU0_INST, 0x000c)
  60. #define OMAP4_RM_CPU0_CPU0_RSTST_OFFSET 0x0010
  61. #define OMAP4430_RM_CPU0_CPU0_RSTST OMAP44XX_PRCM_MPU_REGADDR(OMAP4430_PRCM_MPU_CPU0_INST, 0x0010)
  62. #define OMAP4_CM_CPU0_CPU0_CLKCTRL_OFFSET 0x0014
  63. #define OMAP4430_CM_CPU0_CPU0_CLKCTRL OMAP44XX_PRCM_MPU_REGADDR(OMAP4430_PRCM_MPU_CPU0_INST, 0x0014)
  64. #define OMAP4_CM_CPU0_CLKSTCTRL_OFFSET 0x0018
  65. #define OMAP4430_CM_CPU0_CLKSTCTRL OMAP44XX_PRCM_MPU_REGADDR(OMAP4430_PRCM_MPU_CPU0_INST, 0x0018)
  66. /* PRCM_MPU.CPU1 register offsets */
  67. #define OMAP4_PM_CPU1_PWRSTCTRL_OFFSET 0x0000
  68. #define OMAP4430_PM_CPU1_PWRSTCTRL OMAP44XX_PRCM_MPU_REGADDR(OMAP4430_PRCM_MPU_CPU1_INST, 0x0000)
  69. #define OMAP4_PM_CPU1_PWRSTST_OFFSET 0x0004
  70. #define OMAP4430_PM_CPU1_PWRSTST OMAP44XX_PRCM_MPU_REGADDR(OMAP4430_PRCM_MPU_CPU1_INST, 0x0004)
  71. #define OMAP4_RM_CPU1_CPU1_CONTEXT_OFFSET 0x0008
  72. #define OMAP4430_RM_CPU1_CPU1_CONTEXT OMAP44XX_PRCM_MPU_REGADDR(OMAP4430_PRCM_MPU_CPU1_INST, 0x0008)
  73. #define OMAP4_RM_CPU1_CPU1_RSTCTRL_OFFSET 0x000c
  74. #define OMAP4430_RM_CPU1_CPU1_RSTCTRL OMAP44XX_PRCM_MPU_REGADDR(OMAP4430_PRCM_MPU_CPU1_INST, 0x000c)
  75. #define OMAP4_RM_CPU1_CPU1_RSTST_OFFSET 0x0010
  76. #define OMAP4430_RM_CPU1_CPU1_RSTST OMAP44XX_PRCM_MPU_REGADDR(OMAP4430_PRCM_MPU_CPU1_INST, 0x0010)
  77. #define OMAP4_CM_CPU1_CPU1_CLKCTRL_OFFSET 0x0014
  78. #define OMAP4430_CM_CPU1_CPU1_CLKCTRL OMAP44XX_PRCM_MPU_REGADDR(OMAP4430_PRCM_MPU_CPU1_INST, 0x0014)
  79. #define OMAP4_CM_CPU1_CLKSTCTRL_OFFSET 0x0018
  80. #define OMAP4430_CM_CPU1_CLKSTCTRL OMAP44XX_PRCM_MPU_REGADDR(OMAP4430_PRCM_MPU_CPU1_INST, 0x0018)
  81. #endif