powerdomains54xx_data.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * OMAP54XX Power domains framework
  4. *
  5. * Copyright (C) 2013 Texas Instruments, Inc.
  6. *
  7. * Abhijit Pagare ([email protected])
  8. * Benoit Cousson ([email protected])
  9. * Paul Walmsley ([email protected])
  10. *
  11. * This file is automatically generated from the OMAP hardware databases.
  12. * We respectfully ask that any modifications to this file be coordinated
  13. * with the public [email protected] mailing list and the
  14. * authors above to ensure that the autogeneration scripts are kept
  15. * up-to-date with the file contents.
  16. */
  17. #include <linux/kernel.h>
  18. #include <linux/init.h>
  19. #include "powerdomain.h"
  20. #include "prcm-common.h"
  21. #include "prcm44xx.h"
  22. #include "prm54xx.h"
  23. #include "prcm_mpu54xx.h"
  24. /* core_54xx_pwrdm: CORE power domain */
  25. static struct powerdomain core_54xx_pwrdm = {
  26. .name = "core_pwrdm",
  27. .voltdm = { .name = "core" },
  28. .prcm_offs = OMAP54XX_PRM_CORE_INST,
  29. .prcm_partition = OMAP54XX_PRM_PARTITION,
  30. .pwrsts = PWRSTS_RET_ON,
  31. .pwrsts_logic_ret = PWRSTS_RET,
  32. .banks = 5,
  33. .pwrsts_mem_ret = {
  34. [0] = PWRSTS_OFF_RET, /* core_nret_bank */
  35. [1] = PWRSTS_OFF_RET, /* core_ocmram */
  36. [2] = PWRSTS_OFF_RET, /* core_other_bank */
  37. [3] = PWRSTS_OFF_RET, /* ipu_l2ram */
  38. [4] = PWRSTS_OFF_RET, /* ipu_unicache */
  39. },
  40. .pwrsts_mem_on = {
  41. [0] = PWRSTS_OFF_RET, /* core_nret_bank */
  42. [1] = PWRSTS_OFF_RET, /* core_ocmram */
  43. [2] = PWRSTS_OFF_RET, /* core_other_bank */
  44. [3] = PWRSTS_OFF_RET, /* ipu_l2ram */
  45. [4] = PWRSTS_OFF_RET, /* ipu_unicache */
  46. },
  47. .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
  48. };
  49. /* abe_54xx_pwrdm: Audio back end power domain */
  50. static struct powerdomain abe_54xx_pwrdm = {
  51. .name = "abe_pwrdm",
  52. .voltdm = { .name = "core" },
  53. .prcm_offs = OMAP54XX_PRM_ABE_INST,
  54. .prcm_partition = OMAP54XX_PRM_PARTITION,
  55. .pwrsts = PWRSTS_OFF_RET_ON,
  56. .pwrsts_logic_ret = PWRSTS_OFF,
  57. .banks = 2,
  58. .pwrsts_mem_ret = {
  59. [0] = PWRSTS_OFF_RET, /* aessmem */
  60. [1] = PWRSTS_OFF_RET, /* periphmem */
  61. },
  62. .pwrsts_mem_on = {
  63. [0] = PWRSTS_OFF_RET, /* aessmem */
  64. [1] = PWRSTS_OFF_RET, /* periphmem */
  65. },
  66. .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
  67. };
  68. /* coreaon_54xx_pwrdm: Always ON logic that sits in VDD_CORE voltage domain */
  69. static struct powerdomain coreaon_54xx_pwrdm = {
  70. .name = "coreaon_pwrdm",
  71. .voltdm = { .name = "core" },
  72. .prcm_offs = OMAP54XX_PRM_COREAON_INST,
  73. .prcm_partition = OMAP54XX_PRM_PARTITION,
  74. .pwrsts = PWRSTS_ON,
  75. };
  76. /* dss_54xx_pwrdm: Display subsystem power domain */
  77. static struct powerdomain dss_54xx_pwrdm = {
  78. .name = "dss_pwrdm",
  79. .voltdm = { .name = "core" },
  80. .prcm_offs = OMAP54XX_PRM_DSS_INST,
  81. .prcm_partition = OMAP54XX_PRM_PARTITION,
  82. .pwrsts = PWRSTS_OFF_RET_ON,
  83. .pwrsts_logic_ret = PWRSTS_OFF,
  84. .banks = 1,
  85. .pwrsts_mem_ret = {
  86. [0] = PWRSTS_OFF_RET, /* dss_mem */
  87. },
  88. .pwrsts_mem_on = {
  89. [0] = PWRSTS_OFF_RET, /* dss_mem */
  90. },
  91. .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
  92. };
  93. /* cpu0_54xx_pwrdm: MPU0 processor and Neon coprocessor power domain */
  94. static struct powerdomain cpu0_54xx_pwrdm = {
  95. .name = "cpu0_pwrdm",
  96. .voltdm = { .name = "mpu" },
  97. .prcm_offs = OMAP54XX_PRCM_MPU_PRM_C0_INST,
  98. .prcm_partition = OMAP54XX_PRCM_MPU_PARTITION,
  99. .pwrsts = PWRSTS_RET_ON,
  100. .pwrsts_logic_ret = PWRSTS_RET,
  101. .banks = 1,
  102. .pwrsts_mem_ret = {
  103. [0] = PWRSTS_OFF_RET, /* cpu0_l1 */
  104. },
  105. .pwrsts_mem_on = {
  106. [0] = PWRSTS_ON, /* cpu0_l1 */
  107. },
  108. };
  109. /* cpu1_54xx_pwrdm: MPU1 processor and Neon coprocessor power domain */
  110. static struct powerdomain cpu1_54xx_pwrdm = {
  111. .name = "cpu1_pwrdm",
  112. .voltdm = { .name = "mpu" },
  113. .prcm_offs = OMAP54XX_PRCM_MPU_PRM_C1_INST,
  114. .prcm_partition = OMAP54XX_PRCM_MPU_PARTITION,
  115. .pwrsts = PWRSTS_RET_ON,
  116. .pwrsts_logic_ret = PWRSTS_RET,
  117. .banks = 1,
  118. .pwrsts_mem_ret = {
  119. [0] = PWRSTS_OFF_RET, /* cpu1_l1 */
  120. },
  121. .pwrsts_mem_on = {
  122. [0] = PWRSTS_ON, /* cpu1_l1 */
  123. },
  124. };
  125. /* emu_54xx_pwrdm: Emulation power domain */
  126. static struct powerdomain emu_54xx_pwrdm = {
  127. .name = "emu_pwrdm",
  128. .voltdm = { .name = "wkup" },
  129. .prcm_offs = OMAP54XX_PRM_EMU_INST,
  130. .prcm_partition = OMAP54XX_PRM_PARTITION,
  131. .pwrsts = PWRSTS_OFF_ON,
  132. .banks = 1,
  133. .pwrsts_mem_ret = {
  134. [0] = PWRSTS_OFF_RET, /* emu_bank */
  135. },
  136. .pwrsts_mem_on = {
  137. [0] = PWRSTS_OFF_RET, /* emu_bank */
  138. },
  139. };
  140. /* mpu_54xx_pwrdm: Modena processor and the Neon coprocessor power domain */
  141. static struct powerdomain mpu_54xx_pwrdm = {
  142. .name = "mpu_pwrdm",
  143. .voltdm = { .name = "mpu" },
  144. .prcm_offs = OMAP54XX_PRM_MPU_INST,
  145. .prcm_partition = OMAP54XX_PRM_PARTITION,
  146. .pwrsts = PWRSTS_RET_ON,
  147. .pwrsts_logic_ret = PWRSTS_RET,
  148. .banks = 2,
  149. .pwrsts_mem_ret = {
  150. [0] = PWRSTS_OFF_RET, /* mpu_l2 */
  151. [1] = PWRSTS_RET, /* mpu_ram */
  152. },
  153. .pwrsts_mem_on = {
  154. [0] = PWRSTS_OFF_RET, /* mpu_l2 */
  155. [1] = PWRSTS_OFF_RET, /* mpu_ram */
  156. },
  157. };
  158. /* custefuse_54xx_pwrdm: Customer efuse controller power domain */
  159. static struct powerdomain custefuse_54xx_pwrdm = {
  160. .name = "custefuse_pwrdm",
  161. .voltdm = { .name = "core" },
  162. .prcm_offs = OMAP54XX_PRM_CUSTEFUSE_INST,
  163. .prcm_partition = OMAP54XX_PRM_PARTITION,
  164. .pwrsts = PWRSTS_OFF_ON,
  165. .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
  166. };
  167. /* dsp_54xx_pwrdm: Tesla processor power domain */
  168. static struct powerdomain dsp_54xx_pwrdm = {
  169. .name = "dsp_pwrdm",
  170. .voltdm = { .name = "mm" },
  171. .prcm_offs = OMAP54XX_PRM_DSP_INST,
  172. .prcm_partition = OMAP54XX_PRM_PARTITION,
  173. .pwrsts = PWRSTS_OFF_RET_ON,
  174. .pwrsts_logic_ret = PWRSTS_OFF_RET,
  175. .banks = 3,
  176. .pwrsts_mem_ret = {
  177. [0] = PWRSTS_OFF_RET, /* dsp_edma */
  178. [1] = PWRSTS_OFF_RET, /* dsp_l1 */
  179. [2] = PWRSTS_OFF_RET, /* dsp_l2 */
  180. },
  181. .pwrsts_mem_on = {
  182. [0] = PWRSTS_OFF_RET, /* dsp_edma */
  183. [1] = PWRSTS_OFF_RET, /* dsp_l1 */
  184. [2] = PWRSTS_OFF_RET, /* dsp_l2 */
  185. },
  186. .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
  187. };
  188. /* cam_54xx_pwrdm: Camera subsystem power domain */
  189. static struct powerdomain cam_54xx_pwrdm = {
  190. .name = "cam_pwrdm",
  191. .voltdm = { .name = "core" },
  192. .prcm_offs = OMAP54XX_PRM_CAM_INST,
  193. .prcm_partition = OMAP54XX_PRM_PARTITION,
  194. .pwrsts = PWRSTS_OFF_ON,
  195. .banks = 1,
  196. .pwrsts_mem_ret = {
  197. [0] = PWRSTS_OFF_RET, /* cam_mem */
  198. },
  199. .pwrsts_mem_on = {
  200. [0] = PWRSTS_OFF_RET, /* cam_mem */
  201. },
  202. .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
  203. };
  204. /* l3init_54xx_pwrdm: L3 initators pheripherals power domain */
  205. static struct powerdomain l3init_54xx_pwrdm = {
  206. .name = "l3init_pwrdm",
  207. .voltdm = { .name = "core" },
  208. .prcm_offs = OMAP54XX_PRM_L3INIT_INST,
  209. .prcm_partition = OMAP54XX_PRM_PARTITION,
  210. .pwrsts = PWRSTS_RET_ON,
  211. .pwrsts_logic_ret = PWRSTS_OFF_RET,
  212. .banks = 2,
  213. .pwrsts_mem_ret = {
  214. [0] = PWRSTS_OFF_RET, /* l3init_bank1 */
  215. [1] = PWRSTS_OFF_RET, /* l3init_bank2 */
  216. },
  217. .pwrsts_mem_on = {
  218. [0] = PWRSTS_OFF_RET, /* l3init_bank1 */
  219. [1] = PWRSTS_OFF_RET, /* l3init_bank2 */
  220. },
  221. .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
  222. };
  223. /* gpu_54xx_pwrdm: 3D accelerator power domain */
  224. static struct powerdomain gpu_54xx_pwrdm = {
  225. .name = "gpu_pwrdm",
  226. .voltdm = { .name = "mm" },
  227. .prcm_offs = OMAP54XX_PRM_GPU_INST,
  228. .prcm_partition = OMAP54XX_PRM_PARTITION,
  229. .pwrsts = PWRSTS_OFF_ON,
  230. .banks = 1,
  231. .pwrsts_mem_ret = {
  232. [0] = PWRSTS_OFF_RET, /* gpu_mem */
  233. },
  234. .pwrsts_mem_on = {
  235. [0] = PWRSTS_OFF_RET, /* gpu_mem */
  236. },
  237. .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
  238. };
  239. /* wkupaon_54xx_pwrdm: Wake-up power domain */
  240. static struct powerdomain wkupaon_54xx_pwrdm = {
  241. .name = "wkupaon_pwrdm",
  242. .voltdm = { .name = "wkup" },
  243. .prcm_offs = OMAP54XX_PRM_WKUPAON_INST,
  244. .prcm_partition = OMAP54XX_PRM_PARTITION,
  245. .pwrsts = PWRSTS_ON,
  246. .banks = 1,
  247. .pwrsts_mem_ret = {
  248. },
  249. .pwrsts_mem_on = {
  250. [0] = PWRSTS_ON, /* wkup_bank */
  251. },
  252. };
  253. /* iva_54xx_pwrdm: IVA-HD power domain */
  254. static struct powerdomain iva_54xx_pwrdm = {
  255. .name = "iva_pwrdm",
  256. .voltdm = { .name = "mm" },
  257. .prcm_offs = OMAP54XX_PRM_IVA_INST,
  258. .prcm_partition = OMAP54XX_PRM_PARTITION,
  259. .pwrsts = PWRSTS_OFF_RET_ON,
  260. .pwrsts_logic_ret = PWRSTS_OFF,
  261. .banks = 4,
  262. .pwrsts_mem_ret = {
  263. [0] = PWRSTS_OFF_RET, /* hwa_mem */
  264. [1] = PWRSTS_OFF_RET, /* sl2_mem */
  265. [2] = PWRSTS_OFF_RET, /* tcm1_mem */
  266. [3] = PWRSTS_OFF_RET, /* tcm2_mem */
  267. },
  268. .pwrsts_mem_on = {
  269. [0] = PWRSTS_OFF_RET, /* hwa_mem */
  270. [1] = PWRSTS_OFF_RET, /* sl2_mem */
  271. [2] = PWRSTS_OFF_RET, /* tcm1_mem */
  272. [3] = PWRSTS_OFF_RET, /* tcm2_mem */
  273. },
  274. .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
  275. };
  276. /*
  277. * The following power domains are not under SW control
  278. *
  279. * mpuaon
  280. * mmaon
  281. */
  282. /* As powerdomains are added or removed above, this list must also be changed */
  283. static struct powerdomain *powerdomains_omap54xx[] __initdata = {
  284. &core_54xx_pwrdm,
  285. &abe_54xx_pwrdm,
  286. &coreaon_54xx_pwrdm,
  287. &dss_54xx_pwrdm,
  288. &cpu0_54xx_pwrdm,
  289. &cpu1_54xx_pwrdm,
  290. &emu_54xx_pwrdm,
  291. &mpu_54xx_pwrdm,
  292. &custefuse_54xx_pwrdm,
  293. &dsp_54xx_pwrdm,
  294. &cam_54xx_pwrdm,
  295. &l3init_54xx_pwrdm,
  296. &gpu_54xx_pwrdm,
  297. &wkupaon_54xx_pwrdm,
  298. &iva_54xx_pwrdm,
  299. NULL
  300. };
  301. void __init omap54xx_powerdomains_init(void)
  302. {
  303. pwrdm_register_platform_funcs(&omap4_pwrdm_operations);
  304. pwrdm_register_pwrdms(powerdomains_omap54xx);
  305. pwrdm_complete_init();
  306. }