cm3xxx.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * OMAP3xxx CM module functions
  4. *
  5. * Copyright (C) 2009 Nokia Corporation
  6. * Copyright (C) 2008-2010, 2012 Texas Instruments, Inc.
  7. * Paul Walmsley
  8. * Rajendra Nayak <[email protected]>
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/types.h>
  12. #include <linux/delay.h>
  13. #include <linux/errno.h>
  14. #include <linux/err.h>
  15. #include <linux/io.h>
  16. #include "prm2xxx_3xxx.h"
  17. #include "cm.h"
  18. #include "cm3xxx.h"
  19. #include "cm-regbits-34xx.h"
  20. #include "clockdomain.h"
  21. static const u8 omap3xxx_cm_idlest_offs[] = {
  22. CM_IDLEST1, CM_IDLEST2, OMAP2430_CM_IDLEST3
  23. };
  24. /*
  25. *
  26. */
  27. static void _write_clktrctrl(u8 c, s16 module, u32 mask)
  28. {
  29. u32 v;
  30. v = omap2_cm_read_mod_reg(module, OMAP2_CM_CLKSTCTRL);
  31. v &= ~mask;
  32. v |= c << __ffs(mask);
  33. omap2_cm_write_mod_reg(v, module, OMAP2_CM_CLKSTCTRL);
  34. }
  35. static bool omap3xxx_cm_is_clkdm_in_hwsup(s16 module, u32 mask)
  36. {
  37. u32 v;
  38. v = omap2_cm_read_mod_reg(module, OMAP2_CM_CLKSTCTRL);
  39. v &= mask;
  40. v >>= __ffs(mask);
  41. return (v == OMAP34XX_CLKSTCTRL_ENABLE_AUTO) ? 1 : 0;
  42. }
  43. static void omap3xxx_cm_clkdm_enable_hwsup(s16 module, u32 mask)
  44. {
  45. _write_clktrctrl(OMAP34XX_CLKSTCTRL_ENABLE_AUTO, module, mask);
  46. }
  47. static void omap3xxx_cm_clkdm_disable_hwsup(s16 module, u32 mask)
  48. {
  49. _write_clktrctrl(OMAP34XX_CLKSTCTRL_DISABLE_AUTO, module, mask);
  50. }
  51. static void omap3xxx_cm_clkdm_force_sleep(s16 module, u32 mask)
  52. {
  53. _write_clktrctrl(OMAP34XX_CLKSTCTRL_FORCE_SLEEP, module, mask);
  54. }
  55. static void omap3xxx_cm_clkdm_force_wakeup(s16 module, u32 mask)
  56. {
  57. _write_clktrctrl(OMAP34XX_CLKSTCTRL_FORCE_WAKEUP, module, mask);
  58. }
  59. /*
  60. *
  61. */
  62. /**
  63. * omap3xxx_cm_wait_module_ready - wait for a module to leave idle or standby
  64. * @part: PRCM partition, ignored for OMAP3
  65. * @prcm_mod: PRCM module offset
  66. * @idlest_id: CM_IDLESTx register ID (i.e., x = 1, 2, 3)
  67. * @idlest_shift: shift of the bit in the CM_IDLEST* register to check
  68. *
  69. * Wait for the PRCM to indicate that the module identified by
  70. * (@prcm_mod, @idlest_id, @idlest_shift) is clocked. Return 0 upon
  71. * success or -EBUSY if the module doesn't enable in time.
  72. */
  73. static int omap3xxx_cm_wait_module_ready(u8 part, s16 prcm_mod, u16 idlest_id,
  74. u8 idlest_shift)
  75. {
  76. int ena = 0, i = 0;
  77. u8 cm_idlest_reg;
  78. u32 mask;
  79. if (!idlest_id || (idlest_id > ARRAY_SIZE(omap3xxx_cm_idlest_offs)))
  80. return -EINVAL;
  81. cm_idlest_reg = omap3xxx_cm_idlest_offs[idlest_id - 1];
  82. mask = 1 << idlest_shift;
  83. ena = 0;
  84. omap_test_timeout(((omap2_cm_read_mod_reg(prcm_mod, cm_idlest_reg) &
  85. mask) == ena), MAX_MODULE_READY_TIME, i);
  86. return (i < MAX_MODULE_READY_TIME) ? 0 : -EBUSY;
  87. }
  88. /**
  89. * omap3xxx_cm_split_idlest_reg - split CM_IDLEST reg addr into its components
  90. * @idlest_reg: CM_IDLEST* virtual address
  91. * @prcm_inst: pointer to an s16 to return the PRCM instance offset
  92. * @idlest_reg_id: pointer to a u8 to return the CM_IDLESTx register ID
  93. *
  94. * XXX This function is only needed until absolute register addresses are
  95. * removed from the OMAP struct clk records.
  96. */
  97. static int omap3xxx_cm_split_idlest_reg(struct clk_omap_reg *idlest_reg,
  98. s16 *prcm_inst,
  99. u8 *idlest_reg_id)
  100. {
  101. unsigned long offs;
  102. u8 idlest_offs;
  103. int i;
  104. idlest_offs = idlest_reg->offset & 0xff;
  105. for (i = 0; i < ARRAY_SIZE(omap3xxx_cm_idlest_offs); i++) {
  106. if (idlest_offs == omap3xxx_cm_idlest_offs[i]) {
  107. *idlest_reg_id = i + 1;
  108. break;
  109. }
  110. }
  111. if (i == ARRAY_SIZE(omap3xxx_cm_idlest_offs))
  112. return -EINVAL;
  113. offs = idlest_reg->offset;
  114. offs &= 0xff00;
  115. *prcm_inst = offs;
  116. return 0;
  117. }
  118. /* Clockdomain low-level operations */
  119. static int omap3xxx_clkdm_add_sleepdep(struct clockdomain *clkdm1,
  120. struct clockdomain *clkdm2)
  121. {
  122. omap2_cm_set_mod_reg_bits((1 << clkdm2->dep_bit),
  123. clkdm1->pwrdm.ptr->prcm_offs,
  124. OMAP3430_CM_SLEEPDEP);
  125. return 0;
  126. }
  127. static int omap3xxx_clkdm_del_sleepdep(struct clockdomain *clkdm1,
  128. struct clockdomain *clkdm2)
  129. {
  130. omap2_cm_clear_mod_reg_bits((1 << clkdm2->dep_bit),
  131. clkdm1->pwrdm.ptr->prcm_offs,
  132. OMAP3430_CM_SLEEPDEP);
  133. return 0;
  134. }
  135. static int omap3xxx_clkdm_read_sleepdep(struct clockdomain *clkdm1,
  136. struct clockdomain *clkdm2)
  137. {
  138. return omap2_cm_read_mod_bits_shift(clkdm1->pwrdm.ptr->prcm_offs,
  139. OMAP3430_CM_SLEEPDEP,
  140. (1 << clkdm2->dep_bit));
  141. }
  142. static int omap3xxx_clkdm_clear_all_sleepdeps(struct clockdomain *clkdm)
  143. {
  144. struct clkdm_dep *cd;
  145. u32 mask = 0;
  146. for (cd = clkdm->sleepdep_srcs; cd && cd->clkdm_name; cd++) {
  147. if (!cd->clkdm)
  148. continue; /* only happens if data is erroneous */
  149. mask |= 1 << cd->clkdm->dep_bit;
  150. cd->sleepdep_usecount = 0;
  151. }
  152. omap2_cm_clear_mod_reg_bits(mask, clkdm->pwrdm.ptr->prcm_offs,
  153. OMAP3430_CM_SLEEPDEP);
  154. return 0;
  155. }
  156. static int omap3xxx_clkdm_sleep(struct clockdomain *clkdm)
  157. {
  158. omap3xxx_cm_clkdm_force_sleep(clkdm->pwrdm.ptr->prcm_offs,
  159. clkdm->clktrctrl_mask);
  160. return 0;
  161. }
  162. static int omap3xxx_clkdm_wakeup(struct clockdomain *clkdm)
  163. {
  164. omap3xxx_cm_clkdm_force_wakeup(clkdm->pwrdm.ptr->prcm_offs,
  165. clkdm->clktrctrl_mask);
  166. return 0;
  167. }
  168. static void omap3xxx_clkdm_allow_idle(struct clockdomain *clkdm)
  169. {
  170. if (clkdm->usecount > 0)
  171. clkdm_add_autodeps(clkdm);
  172. omap3xxx_cm_clkdm_enable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  173. clkdm->clktrctrl_mask);
  174. }
  175. static void omap3xxx_clkdm_deny_idle(struct clockdomain *clkdm)
  176. {
  177. omap3xxx_cm_clkdm_disable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  178. clkdm->clktrctrl_mask);
  179. if (clkdm->usecount > 0)
  180. clkdm_del_autodeps(clkdm);
  181. }
  182. static int omap3xxx_clkdm_clk_enable(struct clockdomain *clkdm)
  183. {
  184. bool hwsup = false;
  185. if (!clkdm->clktrctrl_mask)
  186. return 0;
  187. /*
  188. * The CLKDM_MISSING_IDLE_REPORTING flag documentation has
  189. * more details on the unpleasant problem this is working
  190. * around
  191. */
  192. if ((clkdm->flags & CLKDM_MISSING_IDLE_REPORTING) &&
  193. (clkdm->flags & CLKDM_CAN_FORCE_WAKEUP)) {
  194. omap3xxx_clkdm_wakeup(clkdm);
  195. return 0;
  196. }
  197. hwsup = omap3xxx_cm_is_clkdm_in_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  198. clkdm->clktrctrl_mask);
  199. if (hwsup) {
  200. /* Disable HW transitions when we are changing deps */
  201. omap3xxx_cm_clkdm_disable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  202. clkdm->clktrctrl_mask);
  203. clkdm_add_autodeps(clkdm);
  204. omap3xxx_cm_clkdm_enable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  205. clkdm->clktrctrl_mask);
  206. } else {
  207. if (clkdm->flags & CLKDM_CAN_FORCE_WAKEUP)
  208. omap3xxx_clkdm_wakeup(clkdm);
  209. }
  210. return 0;
  211. }
  212. static int omap3xxx_clkdm_clk_disable(struct clockdomain *clkdm)
  213. {
  214. bool hwsup = false;
  215. if (!clkdm->clktrctrl_mask)
  216. return 0;
  217. /*
  218. * The CLKDM_MISSING_IDLE_REPORTING flag documentation has
  219. * more details on the unpleasant problem this is working
  220. * around
  221. */
  222. if (clkdm->flags & CLKDM_MISSING_IDLE_REPORTING &&
  223. !(clkdm->flags & CLKDM_CAN_FORCE_SLEEP)) {
  224. omap3xxx_cm_clkdm_enable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  225. clkdm->clktrctrl_mask);
  226. return 0;
  227. }
  228. hwsup = omap3xxx_cm_is_clkdm_in_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  229. clkdm->clktrctrl_mask);
  230. if (hwsup) {
  231. /* Disable HW transitions when we are changing deps */
  232. omap3xxx_cm_clkdm_disable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  233. clkdm->clktrctrl_mask);
  234. clkdm_del_autodeps(clkdm);
  235. omap3xxx_cm_clkdm_enable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  236. clkdm->clktrctrl_mask);
  237. } else {
  238. if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP)
  239. omap3xxx_clkdm_sleep(clkdm);
  240. }
  241. return 0;
  242. }
  243. struct clkdm_ops omap3_clkdm_operations = {
  244. .clkdm_add_wkdep = omap2_clkdm_add_wkdep,
  245. .clkdm_del_wkdep = omap2_clkdm_del_wkdep,
  246. .clkdm_read_wkdep = omap2_clkdm_read_wkdep,
  247. .clkdm_clear_all_wkdeps = omap2_clkdm_clear_all_wkdeps,
  248. .clkdm_add_sleepdep = omap3xxx_clkdm_add_sleepdep,
  249. .clkdm_del_sleepdep = omap3xxx_clkdm_del_sleepdep,
  250. .clkdm_read_sleepdep = omap3xxx_clkdm_read_sleepdep,
  251. .clkdm_clear_all_sleepdeps = omap3xxx_clkdm_clear_all_sleepdeps,
  252. .clkdm_sleep = omap3xxx_clkdm_sleep,
  253. .clkdm_wakeup = omap3xxx_clkdm_wakeup,
  254. .clkdm_allow_idle = omap3xxx_clkdm_allow_idle,
  255. .clkdm_deny_idle = omap3xxx_clkdm_deny_idle,
  256. .clkdm_clk_enable = omap3xxx_clkdm_clk_enable,
  257. .clkdm_clk_disable = omap3xxx_clkdm_clk_disable,
  258. };
  259. /*
  260. * Context save/restore code - OMAP3 only
  261. */
  262. struct omap3_cm_regs {
  263. u32 iva2_cm_clksel1;
  264. u32 iva2_cm_clksel2;
  265. u32 cm_sysconfig;
  266. u32 sgx_cm_clksel;
  267. u32 dss_cm_clksel;
  268. u32 cam_cm_clksel;
  269. u32 per_cm_clksel;
  270. u32 emu_cm_clksel;
  271. u32 emu_cm_clkstctrl;
  272. u32 pll_cm_autoidle;
  273. u32 pll_cm_autoidle2;
  274. u32 pll_cm_clksel4;
  275. u32 pll_cm_clksel5;
  276. u32 pll_cm_clken2;
  277. u32 cm_polctrl;
  278. u32 iva2_cm_fclken;
  279. u32 iva2_cm_clken_pll;
  280. u32 core_cm_fclken1;
  281. u32 core_cm_fclken3;
  282. u32 sgx_cm_fclken;
  283. u32 wkup_cm_fclken;
  284. u32 dss_cm_fclken;
  285. u32 cam_cm_fclken;
  286. u32 per_cm_fclken;
  287. u32 usbhost_cm_fclken;
  288. u32 core_cm_iclken1;
  289. u32 core_cm_iclken2;
  290. u32 core_cm_iclken3;
  291. u32 sgx_cm_iclken;
  292. u32 wkup_cm_iclken;
  293. u32 dss_cm_iclken;
  294. u32 cam_cm_iclken;
  295. u32 per_cm_iclken;
  296. u32 usbhost_cm_iclken;
  297. u32 iva2_cm_autoidle2;
  298. u32 mpu_cm_autoidle2;
  299. u32 iva2_cm_clkstctrl;
  300. u32 mpu_cm_clkstctrl;
  301. u32 core_cm_clkstctrl;
  302. u32 sgx_cm_clkstctrl;
  303. u32 dss_cm_clkstctrl;
  304. u32 cam_cm_clkstctrl;
  305. u32 per_cm_clkstctrl;
  306. u32 neon_cm_clkstctrl;
  307. u32 usbhost_cm_clkstctrl;
  308. u32 core_cm_autoidle1;
  309. u32 core_cm_autoidle2;
  310. u32 core_cm_autoidle3;
  311. u32 wkup_cm_autoidle;
  312. u32 dss_cm_autoidle;
  313. u32 cam_cm_autoidle;
  314. u32 per_cm_autoidle;
  315. u32 usbhost_cm_autoidle;
  316. u32 sgx_cm_sleepdep;
  317. u32 dss_cm_sleepdep;
  318. u32 cam_cm_sleepdep;
  319. u32 per_cm_sleepdep;
  320. u32 usbhost_cm_sleepdep;
  321. u32 cm_clkout_ctrl;
  322. };
  323. static struct omap3_cm_regs cm_context;
  324. void omap3_cm_save_context(void)
  325. {
  326. cm_context.iva2_cm_clksel1 =
  327. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_CLKSEL1);
  328. cm_context.iva2_cm_clksel2 =
  329. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_CLKSEL2);
  330. cm_context.cm_sysconfig =
  331. omap2_cm_read_mod_reg(OCP_MOD, OMAP3430_CM_SYSCONFIG);
  332. cm_context.sgx_cm_clksel =
  333. omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_CLKSEL);
  334. cm_context.dss_cm_clksel =
  335. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, CM_CLKSEL);
  336. cm_context.cam_cm_clksel =
  337. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, CM_CLKSEL);
  338. cm_context.per_cm_clksel =
  339. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_CLKSEL);
  340. cm_context.emu_cm_clksel =
  341. omap2_cm_read_mod_reg(OMAP3430_EMU_MOD, CM_CLKSEL1);
  342. cm_context.emu_cm_clkstctrl =
  343. omap2_cm_read_mod_reg(OMAP3430_EMU_MOD, OMAP2_CM_CLKSTCTRL);
  344. /*
  345. * As per erratum i671, ROM code does not respect the PER DPLL
  346. * programming scheme if CM_AUTOIDLE_PLL.AUTO_PERIPH_DPLL == 1.
  347. * In this case, even though this register has been saved in
  348. * scratchpad contents, we need to restore AUTO_PERIPH_DPLL
  349. * by ourselves. So, we need to save it anyway.
  350. */
  351. cm_context.pll_cm_autoidle =
  352. omap2_cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE);
  353. cm_context.pll_cm_autoidle2 =
  354. omap2_cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE2);
  355. cm_context.pll_cm_clksel4 =
  356. omap2_cm_read_mod_reg(PLL_MOD, OMAP3430ES2_CM_CLKSEL4);
  357. cm_context.pll_cm_clksel5 =
  358. omap2_cm_read_mod_reg(PLL_MOD, OMAP3430ES2_CM_CLKSEL5);
  359. cm_context.pll_cm_clken2 =
  360. omap2_cm_read_mod_reg(PLL_MOD, OMAP3430ES2_CM_CLKEN2);
  361. cm_context.cm_polctrl =
  362. omap2_cm_read_mod_reg(OCP_MOD, OMAP3430_CM_POLCTRL);
  363. cm_context.iva2_cm_fclken =
  364. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_FCLKEN);
  365. cm_context.iva2_cm_clken_pll =
  366. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL);
  367. cm_context.core_cm_fclken1 =
  368. omap2_cm_read_mod_reg(CORE_MOD, CM_FCLKEN1);
  369. cm_context.core_cm_fclken3 =
  370. omap2_cm_read_mod_reg(CORE_MOD, OMAP3430ES2_CM_FCLKEN3);
  371. cm_context.sgx_cm_fclken =
  372. omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_FCLKEN);
  373. cm_context.wkup_cm_fclken =
  374. omap2_cm_read_mod_reg(WKUP_MOD, CM_FCLKEN);
  375. cm_context.dss_cm_fclken =
  376. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, CM_FCLKEN);
  377. cm_context.cam_cm_fclken =
  378. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, CM_FCLKEN);
  379. cm_context.per_cm_fclken =
  380. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_FCLKEN);
  381. cm_context.usbhost_cm_fclken =
  382. omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN);
  383. cm_context.core_cm_iclken1 =
  384. omap2_cm_read_mod_reg(CORE_MOD, CM_ICLKEN1);
  385. cm_context.core_cm_iclken2 =
  386. omap2_cm_read_mod_reg(CORE_MOD, CM_ICLKEN2);
  387. cm_context.core_cm_iclken3 =
  388. omap2_cm_read_mod_reg(CORE_MOD, CM_ICLKEN3);
  389. cm_context.sgx_cm_iclken =
  390. omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_ICLKEN);
  391. cm_context.wkup_cm_iclken =
  392. omap2_cm_read_mod_reg(WKUP_MOD, CM_ICLKEN);
  393. cm_context.dss_cm_iclken =
  394. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, CM_ICLKEN);
  395. cm_context.cam_cm_iclken =
  396. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, CM_ICLKEN);
  397. cm_context.per_cm_iclken =
  398. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_ICLKEN);
  399. cm_context.usbhost_cm_iclken =
  400. omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN);
  401. cm_context.iva2_cm_autoidle2 =
  402. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_AUTOIDLE2);
  403. cm_context.mpu_cm_autoidle2 =
  404. omap2_cm_read_mod_reg(MPU_MOD, CM_AUTOIDLE2);
  405. cm_context.iva2_cm_clkstctrl =
  406. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP2_CM_CLKSTCTRL);
  407. cm_context.mpu_cm_clkstctrl =
  408. omap2_cm_read_mod_reg(MPU_MOD, OMAP2_CM_CLKSTCTRL);
  409. cm_context.core_cm_clkstctrl =
  410. omap2_cm_read_mod_reg(CORE_MOD, OMAP2_CM_CLKSTCTRL);
  411. cm_context.sgx_cm_clkstctrl =
  412. omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD, OMAP2_CM_CLKSTCTRL);
  413. cm_context.dss_cm_clkstctrl =
  414. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, OMAP2_CM_CLKSTCTRL);
  415. cm_context.cam_cm_clkstctrl =
  416. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, OMAP2_CM_CLKSTCTRL);
  417. cm_context.per_cm_clkstctrl =
  418. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, OMAP2_CM_CLKSTCTRL);
  419. cm_context.neon_cm_clkstctrl =
  420. omap2_cm_read_mod_reg(OMAP3430_NEON_MOD, OMAP2_CM_CLKSTCTRL);
  421. cm_context.usbhost_cm_clkstctrl =
  422. omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD,
  423. OMAP2_CM_CLKSTCTRL);
  424. cm_context.core_cm_autoidle1 =
  425. omap2_cm_read_mod_reg(CORE_MOD, CM_AUTOIDLE1);
  426. cm_context.core_cm_autoidle2 =
  427. omap2_cm_read_mod_reg(CORE_MOD, CM_AUTOIDLE2);
  428. cm_context.core_cm_autoidle3 =
  429. omap2_cm_read_mod_reg(CORE_MOD, CM_AUTOIDLE3);
  430. cm_context.wkup_cm_autoidle =
  431. omap2_cm_read_mod_reg(WKUP_MOD, CM_AUTOIDLE);
  432. cm_context.dss_cm_autoidle =
  433. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, CM_AUTOIDLE);
  434. cm_context.cam_cm_autoidle =
  435. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, CM_AUTOIDLE);
  436. cm_context.per_cm_autoidle =
  437. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
  438. cm_context.usbhost_cm_autoidle =
  439. omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_AUTOIDLE);
  440. cm_context.sgx_cm_sleepdep =
  441. omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD,
  442. OMAP3430_CM_SLEEPDEP);
  443. cm_context.dss_cm_sleepdep =
  444. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, OMAP3430_CM_SLEEPDEP);
  445. cm_context.cam_cm_sleepdep =
  446. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, OMAP3430_CM_SLEEPDEP);
  447. cm_context.per_cm_sleepdep =
  448. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, OMAP3430_CM_SLEEPDEP);
  449. cm_context.usbhost_cm_sleepdep =
  450. omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD,
  451. OMAP3430_CM_SLEEPDEP);
  452. cm_context.cm_clkout_ctrl =
  453. omap2_cm_read_mod_reg(OMAP3430_CCR_MOD,
  454. OMAP3_CM_CLKOUT_CTRL_OFFSET);
  455. }
  456. void omap3_cm_restore_context(void)
  457. {
  458. omap2_cm_write_mod_reg(cm_context.iva2_cm_clksel1, OMAP3430_IVA2_MOD,
  459. CM_CLKSEL1);
  460. omap2_cm_write_mod_reg(cm_context.iva2_cm_clksel2, OMAP3430_IVA2_MOD,
  461. CM_CLKSEL2);
  462. omap2_cm_write_mod_reg(cm_context.cm_sysconfig, OCP_MOD,
  463. OMAP3430_CM_SYSCONFIG);
  464. omap2_cm_write_mod_reg(cm_context.sgx_cm_clksel, OMAP3430ES2_SGX_MOD,
  465. CM_CLKSEL);
  466. omap2_cm_write_mod_reg(cm_context.dss_cm_clksel, OMAP3430_DSS_MOD,
  467. CM_CLKSEL);
  468. omap2_cm_write_mod_reg(cm_context.cam_cm_clksel, OMAP3430_CAM_MOD,
  469. CM_CLKSEL);
  470. omap2_cm_write_mod_reg(cm_context.per_cm_clksel, OMAP3430_PER_MOD,
  471. CM_CLKSEL);
  472. omap2_cm_write_mod_reg(cm_context.emu_cm_clksel, OMAP3430_EMU_MOD,
  473. CM_CLKSEL1);
  474. omap2_cm_write_mod_reg(cm_context.emu_cm_clkstctrl, OMAP3430_EMU_MOD,
  475. OMAP2_CM_CLKSTCTRL);
  476. /*
  477. * As per erratum i671, ROM code does not respect the PER DPLL
  478. * programming scheme if CM_AUTOIDLE_PLL.AUTO_PERIPH_DPLL == 1.
  479. * In this case, we need to restore AUTO_PERIPH_DPLL by ourselves.
  480. */
  481. omap2_cm_write_mod_reg(cm_context.pll_cm_autoidle, PLL_MOD,
  482. CM_AUTOIDLE);
  483. omap2_cm_write_mod_reg(cm_context.pll_cm_autoidle2, PLL_MOD,
  484. CM_AUTOIDLE2);
  485. omap2_cm_write_mod_reg(cm_context.pll_cm_clksel4, PLL_MOD,
  486. OMAP3430ES2_CM_CLKSEL4);
  487. omap2_cm_write_mod_reg(cm_context.pll_cm_clksel5, PLL_MOD,
  488. OMAP3430ES2_CM_CLKSEL5);
  489. omap2_cm_write_mod_reg(cm_context.pll_cm_clken2, PLL_MOD,
  490. OMAP3430ES2_CM_CLKEN2);
  491. omap2_cm_write_mod_reg(cm_context.cm_polctrl, OCP_MOD,
  492. OMAP3430_CM_POLCTRL);
  493. omap2_cm_write_mod_reg(cm_context.iva2_cm_fclken, OMAP3430_IVA2_MOD,
  494. CM_FCLKEN);
  495. omap2_cm_write_mod_reg(cm_context.iva2_cm_clken_pll, OMAP3430_IVA2_MOD,
  496. OMAP3430_CM_CLKEN_PLL);
  497. omap2_cm_write_mod_reg(cm_context.core_cm_fclken1, CORE_MOD,
  498. CM_FCLKEN1);
  499. omap2_cm_write_mod_reg(cm_context.core_cm_fclken3, CORE_MOD,
  500. OMAP3430ES2_CM_FCLKEN3);
  501. omap2_cm_write_mod_reg(cm_context.sgx_cm_fclken, OMAP3430ES2_SGX_MOD,
  502. CM_FCLKEN);
  503. omap2_cm_write_mod_reg(cm_context.wkup_cm_fclken, WKUP_MOD, CM_FCLKEN);
  504. omap2_cm_write_mod_reg(cm_context.dss_cm_fclken, OMAP3430_DSS_MOD,
  505. CM_FCLKEN);
  506. omap2_cm_write_mod_reg(cm_context.cam_cm_fclken, OMAP3430_CAM_MOD,
  507. CM_FCLKEN);
  508. omap2_cm_write_mod_reg(cm_context.per_cm_fclken, OMAP3430_PER_MOD,
  509. CM_FCLKEN);
  510. omap2_cm_write_mod_reg(cm_context.usbhost_cm_fclken,
  511. OMAP3430ES2_USBHOST_MOD, CM_FCLKEN);
  512. omap2_cm_write_mod_reg(cm_context.core_cm_iclken1, CORE_MOD,
  513. CM_ICLKEN1);
  514. omap2_cm_write_mod_reg(cm_context.core_cm_iclken2, CORE_MOD,
  515. CM_ICLKEN2);
  516. omap2_cm_write_mod_reg(cm_context.core_cm_iclken3, CORE_MOD,
  517. CM_ICLKEN3);
  518. omap2_cm_write_mod_reg(cm_context.sgx_cm_iclken, OMAP3430ES2_SGX_MOD,
  519. CM_ICLKEN);
  520. omap2_cm_write_mod_reg(cm_context.wkup_cm_iclken, WKUP_MOD, CM_ICLKEN);
  521. omap2_cm_write_mod_reg(cm_context.dss_cm_iclken, OMAP3430_DSS_MOD,
  522. CM_ICLKEN);
  523. omap2_cm_write_mod_reg(cm_context.cam_cm_iclken, OMAP3430_CAM_MOD,
  524. CM_ICLKEN);
  525. omap2_cm_write_mod_reg(cm_context.per_cm_iclken, OMAP3430_PER_MOD,
  526. CM_ICLKEN);
  527. omap2_cm_write_mod_reg(cm_context.usbhost_cm_iclken,
  528. OMAP3430ES2_USBHOST_MOD, CM_ICLKEN);
  529. omap2_cm_write_mod_reg(cm_context.iva2_cm_autoidle2, OMAP3430_IVA2_MOD,
  530. CM_AUTOIDLE2);
  531. omap2_cm_write_mod_reg(cm_context.mpu_cm_autoidle2, MPU_MOD,
  532. CM_AUTOIDLE2);
  533. omap2_cm_write_mod_reg(cm_context.iva2_cm_clkstctrl, OMAP3430_IVA2_MOD,
  534. OMAP2_CM_CLKSTCTRL);
  535. omap2_cm_write_mod_reg(cm_context.mpu_cm_clkstctrl, MPU_MOD,
  536. OMAP2_CM_CLKSTCTRL);
  537. omap2_cm_write_mod_reg(cm_context.core_cm_clkstctrl, CORE_MOD,
  538. OMAP2_CM_CLKSTCTRL);
  539. omap2_cm_write_mod_reg(cm_context.sgx_cm_clkstctrl, OMAP3430ES2_SGX_MOD,
  540. OMAP2_CM_CLKSTCTRL);
  541. omap2_cm_write_mod_reg(cm_context.dss_cm_clkstctrl, OMAP3430_DSS_MOD,
  542. OMAP2_CM_CLKSTCTRL);
  543. omap2_cm_write_mod_reg(cm_context.cam_cm_clkstctrl, OMAP3430_CAM_MOD,
  544. OMAP2_CM_CLKSTCTRL);
  545. omap2_cm_write_mod_reg(cm_context.per_cm_clkstctrl, OMAP3430_PER_MOD,
  546. OMAP2_CM_CLKSTCTRL);
  547. omap2_cm_write_mod_reg(cm_context.neon_cm_clkstctrl, OMAP3430_NEON_MOD,
  548. OMAP2_CM_CLKSTCTRL);
  549. omap2_cm_write_mod_reg(cm_context.usbhost_cm_clkstctrl,
  550. OMAP3430ES2_USBHOST_MOD, OMAP2_CM_CLKSTCTRL);
  551. omap2_cm_write_mod_reg(cm_context.core_cm_autoidle1, CORE_MOD,
  552. CM_AUTOIDLE1);
  553. omap2_cm_write_mod_reg(cm_context.core_cm_autoidle2, CORE_MOD,
  554. CM_AUTOIDLE2);
  555. omap2_cm_write_mod_reg(cm_context.core_cm_autoidle3, CORE_MOD,
  556. CM_AUTOIDLE3);
  557. omap2_cm_write_mod_reg(cm_context.wkup_cm_autoidle, WKUP_MOD,
  558. CM_AUTOIDLE);
  559. omap2_cm_write_mod_reg(cm_context.dss_cm_autoidle, OMAP3430_DSS_MOD,
  560. CM_AUTOIDLE);
  561. omap2_cm_write_mod_reg(cm_context.cam_cm_autoidle, OMAP3430_CAM_MOD,
  562. CM_AUTOIDLE);
  563. omap2_cm_write_mod_reg(cm_context.per_cm_autoidle, OMAP3430_PER_MOD,
  564. CM_AUTOIDLE);
  565. omap2_cm_write_mod_reg(cm_context.usbhost_cm_autoidle,
  566. OMAP3430ES2_USBHOST_MOD, CM_AUTOIDLE);
  567. omap2_cm_write_mod_reg(cm_context.sgx_cm_sleepdep, OMAP3430ES2_SGX_MOD,
  568. OMAP3430_CM_SLEEPDEP);
  569. omap2_cm_write_mod_reg(cm_context.dss_cm_sleepdep, OMAP3430_DSS_MOD,
  570. OMAP3430_CM_SLEEPDEP);
  571. omap2_cm_write_mod_reg(cm_context.cam_cm_sleepdep, OMAP3430_CAM_MOD,
  572. OMAP3430_CM_SLEEPDEP);
  573. omap2_cm_write_mod_reg(cm_context.per_cm_sleepdep, OMAP3430_PER_MOD,
  574. OMAP3430_CM_SLEEPDEP);
  575. omap2_cm_write_mod_reg(cm_context.usbhost_cm_sleepdep,
  576. OMAP3430ES2_USBHOST_MOD, OMAP3430_CM_SLEEPDEP);
  577. omap2_cm_write_mod_reg(cm_context.cm_clkout_ctrl, OMAP3430_CCR_MOD,
  578. OMAP3_CM_CLKOUT_CTRL_OFFSET);
  579. }
  580. void omap3_cm_save_scratchpad_contents(u32 *ptr)
  581. {
  582. *ptr++ = omap2_cm_read_mod_reg(CORE_MOD, CM_CLKSEL);
  583. *ptr++ = omap2_cm_read_mod_reg(WKUP_MOD, CM_CLKSEL);
  584. *ptr++ = omap2_cm_read_mod_reg(PLL_MOD, CM_CLKEN);
  585. /*
  586. * As per erratum i671, ROM code does not respect the PER DPLL
  587. * programming scheme if CM_AUTOIDLE_PLL..AUTO_PERIPH_DPLL == 1.
  588. * Then, in any case, clear these bits to avoid extra latencies.
  589. */
  590. *ptr++ = omap2_cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE) &
  591. ~OMAP3430_AUTO_PERIPH_DPLL_MASK;
  592. *ptr++ = omap2_cm_read_mod_reg(PLL_MOD, OMAP3430_CM_CLKSEL1_PLL);
  593. *ptr++ = omap2_cm_read_mod_reg(PLL_MOD, OMAP3430_CM_CLKSEL2_PLL);
  594. *ptr++ = omap2_cm_read_mod_reg(PLL_MOD, OMAP3430_CM_CLKSEL3);
  595. *ptr++ = omap2_cm_read_mod_reg(MPU_MOD, OMAP3430_CM_CLKEN_PLL);
  596. *ptr++ = omap2_cm_read_mod_reg(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL);
  597. *ptr++ = omap2_cm_read_mod_reg(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL);
  598. *ptr++ = omap2_cm_read_mod_reg(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL);
  599. }
  600. /*
  601. *
  602. */
  603. static const struct cm_ll_data omap3xxx_cm_ll_data = {
  604. .split_idlest_reg = &omap3xxx_cm_split_idlest_reg,
  605. .wait_module_ready = &omap3xxx_cm_wait_module_ready,
  606. };
  607. int __init omap3xxx_cm_init(const struct omap_prcm_init_data *data)
  608. {
  609. omap2_clk_legacy_provider_init(TI_CLKM_CM, cm_base.va +
  610. OMAP3430_IVA2_MOD);
  611. return cm_register(&omap3xxx_cm_ll_data);
  612. }
  613. static void __exit omap3xxx_cm_exit(void)
  614. {
  615. cm_unregister(&omap3xxx_cm_ll_data);
  616. }
  617. __exitcall(omap3xxx_cm_exit);