cm2xxx.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * OMAP2xxx CM module functions
  4. *
  5. * Copyright (C) 2009 Nokia Corporation
  6. * Copyright (C) 2008-2010, 2012 Texas Instruments, Inc.
  7. * Paul Walmsley
  8. * Rajendra Nayak <[email protected]>
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/types.h>
  12. #include <linux/delay.h>
  13. #include <linux/errno.h>
  14. #include <linux/err.h>
  15. #include <linux/io.h>
  16. #include "prm2xxx.h"
  17. #include "cm.h"
  18. #include "cm2xxx.h"
  19. #include "cm-regbits-24xx.h"
  20. #include "clockdomain.h"
  21. /* CM_AUTOIDLE_PLL.AUTO_* bit values for DPLLs */
  22. #define DPLL_AUTOIDLE_DISABLE 0x0
  23. #define OMAP2XXX_DPLL_AUTOIDLE_LOW_POWER_STOP 0x3
  24. /* CM_AUTOIDLE_PLL.AUTO_* bit values for APLLs (OMAP2xxx only) */
  25. #define OMAP2XXX_APLL_AUTOIDLE_DISABLE 0x0
  26. #define OMAP2XXX_APLL_AUTOIDLE_LOW_POWER_STOP 0x3
  27. /* CM_IDLEST_PLL bit value offset for APLLs (OMAP2xxx only) */
  28. #define EN_APLL_LOCKED 3
  29. static const u8 omap2xxx_cm_idlest_offs[] = {
  30. CM_IDLEST1, CM_IDLEST2, OMAP2430_CM_IDLEST3, OMAP24XX_CM_IDLEST4
  31. };
  32. /*
  33. *
  34. */
  35. static void _write_clktrctrl(u8 c, s16 module, u32 mask)
  36. {
  37. u32 v;
  38. v = omap2_cm_read_mod_reg(module, OMAP2_CM_CLKSTCTRL);
  39. v &= ~mask;
  40. v |= c << __ffs(mask);
  41. omap2_cm_write_mod_reg(v, module, OMAP2_CM_CLKSTCTRL);
  42. }
  43. static bool omap2xxx_cm_is_clkdm_in_hwsup(s16 module, u32 mask)
  44. {
  45. u32 v;
  46. v = omap2_cm_read_mod_reg(module, OMAP2_CM_CLKSTCTRL);
  47. v &= mask;
  48. v >>= __ffs(mask);
  49. return (v == OMAP24XX_CLKSTCTRL_ENABLE_AUTO) ? 1 : 0;
  50. }
  51. static void omap2xxx_cm_clkdm_enable_hwsup(s16 module, u32 mask)
  52. {
  53. _write_clktrctrl(OMAP24XX_CLKSTCTRL_ENABLE_AUTO, module, mask);
  54. }
  55. static void omap2xxx_cm_clkdm_disable_hwsup(s16 module, u32 mask)
  56. {
  57. _write_clktrctrl(OMAP24XX_CLKSTCTRL_DISABLE_AUTO, module, mask);
  58. }
  59. /*
  60. * DPLL autoidle control
  61. */
  62. static void _omap2xxx_set_dpll_autoidle(u8 m)
  63. {
  64. u32 v;
  65. v = omap2_cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE);
  66. v &= ~OMAP24XX_AUTO_DPLL_MASK;
  67. v |= m << OMAP24XX_AUTO_DPLL_SHIFT;
  68. omap2_cm_write_mod_reg(v, PLL_MOD, CM_AUTOIDLE);
  69. }
  70. void omap2xxx_cm_set_dpll_disable_autoidle(void)
  71. {
  72. _omap2xxx_set_dpll_autoidle(OMAP2XXX_DPLL_AUTOIDLE_LOW_POWER_STOP);
  73. }
  74. void omap2xxx_cm_set_dpll_auto_low_power_stop(void)
  75. {
  76. _omap2xxx_set_dpll_autoidle(DPLL_AUTOIDLE_DISABLE);
  77. }
  78. /*
  79. * APLL control
  80. */
  81. static void _omap2xxx_set_apll_autoidle(u8 m, u32 mask)
  82. {
  83. u32 v;
  84. v = omap2_cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE);
  85. v &= ~mask;
  86. v |= m << __ffs(mask);
  87. omap2_cm_write_mod_reg(v, PLL_MOD, CM_AUTOIDLE);
  88. }
  89. void omap2xxx_cm_set_apll54_disable_autoidle(void)
  90. {
  91. _omap2xxx_set_apll_autoidle(OMAP2XXX_APLL_AUTOIDLE_LOW_POWER_STOP,
  92. OMAP24XX_AUTO_54M_MASK);
  93. }
  94. void omap2xxx_cm_set_apll54_auto_low_power_stop(void)
  95. {
  96. _omap2xxx_set_apll_autoidle(OMAP2XXX_APLL_AUTOIDLE_DISABLE,
  97. OMAP24XX_AUTO_54M_MASK);
  98. }
  99. void omap2xxx_cm_set_apll96_disable_autoidle(void)
  100. {
  101. _omap2xxx_set_apll_autoidle(OMAP2XXX_APLL_AUTOIDLE_LOW_POWER_STOP,
  102. OMAP24XX_AUTO_96M_MASK);
  103. }
  104. void omap2xxx_cm_set_apll96_auto_low_power_stop(void)
  105. {
  106. _omap2xxx_set_apll_autoidle(OMAP2XXX_APLL_AUTOIDLE_DISABLE,
  107. OMAP24XX_AUTO_96M_MASK);
  108. }
  109. /* Enable an APLL if off */
  110. static int _omap2xxx_apll_enable(u8 enable_bit, u8 status_bit)
  111. {
  112. u32 v, m;
  113. m = EN_APLL_LOCKED << enable_bit;
  114. v = omap2_cm_read_mod_reg(PLL_MOD, CM_CLKEN);
  115. if (v & m)
  116. return 0; /* apll already enabled */
  117. v |= m;
  118. omap2_cm_write_mod_reg(v, PLL_MOD, CM_CLKEN);
  119. omap2xxx_cm_wait_module_ready(0, PLL_MOD, 1, status_bit);
  120. /*
  121. * REVISIT: Should we return an error code if
  122. * omap2xxx_cm_wait_module_ready() fails?
  123. */
  124. return 0;
  125. }
  126. /* Stop APLL */
  127. static void _omap2xxx_apll_disable(u8 enable_bit)
  128. {
  129. u32 v;
  130. v = omap2_cm_read_mod_reg(PLL_MOD, CM_CLKEN);
  131. v &= ~(EN_APLL_LOCKED << enable_bit);
  132. omap2_cm_write_mod_reg(v, PLL_MOD, CM_CLKEN);
  133. }
  134. /* Enable an APLL if off */
  135. int omap2xxx_cm_apll54_enable(void)
  136. {
  137. return _omap2xxx_apll_enable(OMAP24XX_EN_54M_PLL_SHIFT,
  138. OMAP24XX_ST_54M_APLL_SHIFT);
  139. }
  140. /* Enable an APLL if off */
  141. int omap2xxx_cm_apll96_enable(void)
  142. {
  143. return _omap2xxx_apll_enable(OMAP24XX_EN_96M_PLL_SHIFT,
  144. OMAP24XX_ST_96M_APLL_SHIFT);
  145. }
  146. /* Stop APLL */
  147. void omap2xxx_cm_apll54_disable(void)
  148. {
  149. _omap2xxx_apll_disable(OMAP24XX_EN_54M_PLL_SHIFT);
  150. }
  151. /* Stop APLL */
  152. void omap2xxx_cm_apll96_disable(void)
  153. {
  154. _omap2xxx_apll_disable(OMAP24XX_EN_96M_PLL_SHIFT);
  155. }
  156. /**
  157. * omap2xxx_cm_split_idlest_reg - split CM_IDLEST reg addr into its components
  158. * @idlest_reg: CM_IDLEST* virtual address
  159. * @prcm_inst: pointer to an s16 to return the PRCM instance offset
  160. * @idlest_reg_id: pointer to a u8 to return the CM_IDLESTx register ID
  161. *
  162. * XXX This function is only needed until absolute register addresses are
  163. * removed from the OMAP struct clk records.
  164. */
  165. static int omap2xxx_cm_split_idlest_reg(struct clk_omap_reg *idlest_reg,
  166. s16 *prcm_inst,
  167. u8 *idlest_reg_id)
  168. {
  169. unsigned long offs;
  170. u8 idlest_offs;
  171. int i;
  172. idlest_offs = idlest_reg->offset & 0xff;
  173. for (i = 0; i < ARRAY_SIZE(omap2xxx_cm_idlest_offs); i++) {
  174. if (idlest_offs == omap2xxx_cm_idlest_offs[i]) {
  175. *idlest_reg_id = i + 1;
  176. break;
  177. }
  178. }
  179. if (i == ARRAY_SIZE(omap2xxx_cm_idlest_offs))
  180. return -EINVAL;
  181. offs = idlest_reg->offset;
  182. offs &= 0xff00;
  183. *prcm_inst = offs;
  184. return 0;
  185. }
  186. /*
  187. *
  188. */
  189. /**
  190. * omap2xxx_cm_wait_module_ready - wait for a module to leave idle or standby
  191. * @part: PRCM partition, ignored for OMAP2
  192. * @prcm_mod: PRCM module offset
  193. * @idlest_id: CM_IDLESTx register ID (i.e., x = 1, 2, 3)
  194. * @idlest_shift: shift of the bit in the CM_IDLEST* register to check
  195. *
  196. * Wait for the PRCM to indicate that the module identified by
  197. * (@prcm_mod, @idlest_id, @idlest_shift) is clocked. Return 0 upon
  198. * success or -EBUSY if the module doesn't enable in time.
  199. */
  200. int omap2xxx_cm_wait_module_ready(u8 part, s16 prcm_mod, u16 idlest_id,
  201. u8 idlest_shift)
  202. {
  203. int ena = 0, i = 0;
  204. u8 cm_idlest_reg;
  205. u32 mask;
  206. if (!idlest_id || (idlest_id > ARRAY_SIZE(omap2xxx_cm_idlest_offs)))
  207. return -EINVAL;
  208. cm_idlest_reg = omap2xxx_cm_idlest_offs[idlest_id - 1];
  209. mask = 1 << idlest_shift;
  210. ena = mask;
  211. omap_test_timeout(((omap2_cm_read_mod_reg(prcm_mod, cm_idlest_reg) &
  212. mask) == ena), MAX_MODULE_READY_TIME, i);
  213. return (i < MAX_MODULE_READY_TIME) ? 0 : -EBUSY;
  214. }
  215. /* Clockdomain low-level functions */
  216. static void omap2xxx_clkdm_allow_idle(struct clockdomain *clkdm)
  217. {
  218. omap2xxx_cm_clkdm_enable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  219. clkdm->clktrctrl_mask);
  220. }
  221. static void omap2xxx_clkdm_deny_idle(struct clockdomain *clkdm)
  222. {
  223. omap2xxx_cm_clkdm_disable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  224. clkdm->clktrctrl_mask);
  225. }
  226. static int omap2xxx_clkdm_clk_enable(struct clockdomain *clkdm)
  227. {
  228. bool hwsup = false;
  229. if (!clkdm->clktrctrl_mask)
  230. return 0;
  231. hwsup = omap2xxx_cm_is_clkdm_in_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  232. clkdm->clktrctrl_mask);
  233. if (!hwsup && clkdm->flags & CLKDM_CAN_FORCE_WAKEUP)
  234. omap2xxx_clkdm_wakeup(clkdm);
  235. return 0;
  236. }
  237. static int omap2xxx_clkdm_clk_disable(struct clockdomain *clkdm)
  238. {
  239. bool hwsup = false;
  240. if (!clkdm->clktrctrl_mask)
  241. return 0;
  242. hwsup = omap2xxx_cm_is_clkdm_in_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  243. clkdm->clktrctrl_mask);
  244. if (!hwsup && clkdm->flags & CLKDM_CAN_FORCE_SLEEP)
  245. omap2xxx_clkdm_sleep(clkdm);
  246. return 0;
  247. }
  248. struct clkdm_ops omap2_clkdm_operations = {
  249. .clkdm_add_wkdep = omap2_clkdm_add_wkdep,
  250. .clkdm_del_wkdep = omap2_clkdm_del_wkdep,
  251. .clkdm_read_wkdep = omap2_clkdm_read_wkdep,
  252. .clkdm_clear_all_wkdeps = omap2_clkdm_clear_all_wkdeps,
  253. .clkdm_sleep = omap2xxx_clkdm_sleep,
  254. .clkdm_wakeup = omap2xxx_clkdm_wakeup,
  255. .clkdm_allow_idle = omap2xxx_clkdm_allow_idle,
  256. .clkdm_deny_idle = omap2xxx_clkdm_deny_idle,
  257. .clkdm_clk_enable = omap2xxx_clkdm_clk_enable,
  258. .clkdm_clk_disable = omap2xxx_clkdm_clk_disable,
  259. };
  260. int omap2xxx_cm_fclks_active(void)
  261. {
  262. u32 f1, f2;
  263. f1 = omap2_cm_read_mod_reg(CORE_MOD, CM_FCLKEN1);
  264. f2 = omap2_cm_read_mod_reg(CORE_MOD, OMAP24XX_CM_FCLKEN2);
  265. return (f1 | f2) ? 1 : 0;
  266. }
  267. int omap2xxx_cm_mpu_retention_allowed(void)
  268. {
  269. u32 l;
  270. /* Check for MMC, UART2, UART1, McSPI2, McSPI1 and DSS1. */
  271. l = omap2_cm_read_mod_reg(CORE_MOD, CM_FCLKEN1);
  272. if (l & (OMAP2420_EN_MMC_MASK | OMAP24XX_EN_UART2_MASK |
  273. OMAP24XX_EN_UART1_MASK | OMAP24XX_EN_MCSPI2_MASK |
  274. OMAP24XX_EN_MCSPI1_MASK | OMAP24XX_EN_DSS1_MASK))
  275. return 0;
  276. /* Check for UART3. */
  277. l = omap2_cm_read_mod_reg(CORE_MOD, OMAP24XX_CM_FCLKEN2);
  278. if (l & OMAP24XX_EN_UART3_MASK)
  279. return 0;
  280. return 1;
  281. }
  282. u32 omap2xxx_cm_get_core_clk_src(void)
  283. {
  284. u32 v;
  285. v = omap2_cm_read_mod_reg(PLL_MOD, CM_CLKSEL2);
  286. v &= OMAP24XX_CORE_CLK_SRC_MASK;
  287. return v;
  288. }
  289. u32 omap2xxx_cm_get_core_pll_config(void)
  290. {
  291. return omap2_cm_read_mod_reg(PLL_MOD, CM_CLKSEL2);
  292. }
  293. void omap2xxx_cm_set_mod_dividers(u32 mpu, u32 dsp, u32 gfx, u32 core, u32 mdm)
  294. {
  295. u32 tmp;
  296. omap2_cm_write_mod_reg(mpu, MPU_MOD, CM_CLKSEL);
  297. omap2_cm_write_mod_reg(dsp, OMAP24XX_DSP_MOD, CM_CLKSEL);
  298. omap2_cm_write_mod_reg(gfx, GFX_MOD, CM_CLKSEL);
  299. tmp = omap2_cm_read_mod_reg(CORE_MOD, CM_CLKSEL1) &
  300. OMAP24XX_CLKSEL_DSS2_MASK;
  301. omap2_cm_write_mod_reg(core | tmp, CORE_MOD, CM_CLKSEL1);
  302. if (mdm)
  303. omap2_cm_write_mod_reg(mdm, OMAP2430_MDM_MOD, CM_CLKSEL);
  304. }
  305. /*
  306. *
  307. */
  308. static const struct cm_ll_data omap2xxx_cm_ll_data = {
  309. .split_idlest_reg = &omap2xxx_cm_split_idlest_reg,
  310. .wait_module_ready = &omap2xxx_cm_wait_module_ready,
  311. };
  312. int __init omap2xxx_cm_init(const struct omap_prcm_init_data *data)
  313. {
  314. return cm_register(&omap2xxx_cm_ll_data);
  315. }
  316. static void __exit omap2xxx_cm_exit(void)
  317. {
  318. cm_unregister(&omap2xxx_cm_ll_data);
  319. }
  320. __exitcall(omap2xxx_cm_exit);