clockdomains54xx_data.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * OMAP54XX Clock domains framework
  4. *
  5. * Copyright (C) 2013 Texas Instruments, Inc.
  6. *
  7. * Abhijit Pagare ([email protected])
  8. * Benoit Cousson ([email protected])
  9. * Paul Walmsley ([email protected])
  10. *
  11. * This file is automatically generated from the OMAP hardware databases.
  12. * We respectfully ask that any modifications to this file be coordinated
  13. * with the public [email protected] mailing list and the
  14. * authors above to ensure that the autogeneration scripts are kept
  15. * up-to-date with the file contents.
  16. */
  17. #include <linux/kernel.h>
  18. #include <linux/io.h>
  19. #include "clockdomain.h"
  20. #include "cm1_54xx.h"
  21. #include "cm2_54xx.h"
  22. #include "cm-regbits-54xx.h"
  23. #include "prm54xx.h"
  24. #include "prcm44xx.h"
  25. #include "prcm_mpu54xx.h"
  26. /* Static Dependencies for OMAP4 Clock Domains */
  27. static struct clkdm_dep c2c_wkup_sleep_deps[] = {
  28. { .clkdm_name = "abe_clkdm" },
  29. { .clkdm_name = "emif_clkdm" },
  30. { .clkdm_name = "iva_clkdm" },
  31. { .clkdm_name = "l3init_clkdm" },
  32. { .clkdm_name = "l3main1_clkdm" },
  33. { .clkdm_name = "l3main2_clkdm" },
  34. { .clkdm_name = "l4cfg_clkdm" },
  35. { .clkdm_name = "l4per_clkdm" },
  36. { NULL },
  37. };
  38. static struct clkdm_dep cam_wkup_sleep_deps[] = {
  39. { .clkdm_name = "emif_clkdm" },
  40. { .clkdm_name = "iva_clkdm" },
  41. { .clkdm_name = "l3main1_clkdm" },
  42. { NULL },
  43. };
  44. static struct clkdm_dep dma_wkup_sleep_deps[] = {
  45. { .clkdm_name = "abe_clkdm" },
  46. { .clkdm_name = "dss_clkdm" },
  47. { .clkdm_name = "emif_clkdm" },
  48. { .clkdm_name = "ipu_clkdm" },
  49. { .clkdm_name = "iva_clkdm" },
  50. { .clkdm_name = "l3init_clkdm" },
  51. { .clkdm_name = "l3main1_clkdm" },
  52. { .clkdm_name = "l4cfg_clkdm" },
  53. { .clkdm_name = "l4per_clkdm" },
  54. { .clkdm_name = "l4sec_clkdm" },
  55. { .clkdm_name = "wkupaon_clkdm" },
  56. { NULL },
  57. };
  58. static struct clkdm_dep dsp_wkup_sleep_deps[] = {
  59. { .clkdm_name = "abe_clkdm" },
  60. { .clkdm_name = "emif_clkdm" },
  61. { .clkdm_name = "iva_clkdm" },
  62. { .clkdm_name = "l3init_clkdm" },
  63. { .clkdm_name = "l3main1_clkdm" },
  64. { .clkdm_name = "l3main2_clkdm" },
  65. { .clkdm_name = "l4cfg_clkdm" },
  66. { .clkdm_name = "l4per_clkdm" },
  67. { .clkdm_name = "wkupaon_clkdm" },
  68. { NULL },
  69. };
  70. static struct clkdm_dep dss_wkup_sleep_deps[] = {
  71. { .clkdm_name = "emif_clkdm" },
  72. { .clkdm_name = "iva_clkdm" },
  73. { .clkdm_name = "l3main2_clkdm" },
  74. { NULL },
  75. };
  76. static struct clkdm_dep gpu_wkup_sleep_deps[] = {
  77. { .clkdm_name = "emif_clkdm" },
  78. { .clkdm_name = "iva_clkdm" },
  79. { .clkdm_name = "l3main1_clkdm" },
  80. { NULL },
  81. };
  82. static struct clkdm_dep ipu_wkup_sleep_deps[] = {
  83. { .clkdm_name = "abe_clkdm" },
  84. { .clkdm_name = "dsp_clkdm" },
  85. { .clkdm_name = "dss_clkdm" },
  86. { .clkdm_name = "emif_clkdm" },
  87. { .clkdm_name = "gpu_clkdm" },
  88. { .clkdm_name = "iva_clkdm" },
  89. { .clkdm_name = "l3init_clkdm" },
  90. { .clkdm_name = "l3main1_clkdm" },
  91. { .clkdm_name = "l3main2_clkdm" },
  92. { .clkdm_name = "l4cfg_clkdm" },
  93. { .clkdm_name = "l4per_clkdm" },
  94. { .clkdm_name = "l4sec_clkdm" },
  95. { .clkdm_name = "wkupaon_clkdm" },
  96. { NULL },
  97. };
  98. static struct clkdm_dep iva_wkup_sleep_deps[] = {
  99. { .clkdm_name = "emif_clkdm" },
  100. { .clkdm_name = "l3main1_clkdm" },
  101. { NULL },
  102. };
  103. static struct clkdm_dep l3init_wkup_sleep_deps[] = {
  104. { .clkdm_name = "abe_clkdm" },
  105. { .clkdm_name = "emif_clkdm" },
  106. { .clkdm_name = "iva_clkdm" },
  107. { .clkdm_name = "l4cfg_clkdm" },
  108. { .clkdm_name = "l4per_clkdm" },
  109. { .clkdm_name = "l4sec_clkdm" },
  110. { .clkdm_name = "wkupaon_clkdm" },
  111. { NULL },
  112. };
  113. static struct clkdm_dep l4sec_wkup_sleep_deps[] = {
  114. { .clkdm_name = "emif_clkdm" },
  115. { .clkdm_name = "l3main1_clkdm" },
  116. { .clkdm_name = "l4per_clkdm" },
  117. { NULL },
  118. };
  119. static struct clkdm_dep mipiext_wkup_sleep_deps[] = {
  120. { .clkdm_name = "abe_clkdm" },
  121. { .clkdm_name = "emif_clkdm" },
  122. { .clkdm_name = "iva_clkdm" },
  123. { .clkdm_name = "l3init_clkdm" },
  124. { .clkdm_name = "l3main1_clkdm" },
  125. { .clkdm_name = "l3main2_clkdm" },
  126. { .clkdm_name = "l4cfg_clkdm" },
  127. { .clkdm_name = "l4per_clkdm" },
  128. { NULL },
  129. };
  130. static struct clkdm_dep mpu_wkup_sleep_deps[] = {
  131. { .clkdm_name = "abe_clkdm" },
  132. { .clkdm_name = "dsp_clkdm" },
  133. { .clkdm_name = "dss_clkdm" },
  134. { .clkdm_name = "emif_clkdm" },
  135. { .clkdm_name = "gpu_clkdm" },
  136. { .clkdm_name = "ipu_clkdm" },
  137. { .clkdm_name = "iva_clkdm" },
  138. { .clkdm_name = "l3init_clkdm" },
  139. { .clkdm_name = "l3main1_clkdm" },
  140. { .clkdm_name = "l3main2_clkdm" },
  141. { .clkdm_name = "l4cfg_clkdm" },
  142. { .clkdm_name = "l4per_clkdm" },
  143. { .clkdm_name = "l4sec_clkdm" },
  144. { .clkdm_name = "wkupaon_clkdm" },
  145. { NULL },
  146. };
  147. static struct clockdomain l4sec_54xx_clkdm = {
  148. .name = "l4sec_clkdm",
  149. .pwrdm = { .name = "core_pwrdm" },
  150. .prcm_partition = OMAP54XX_CM_CORE_PARTITION,
  151. .cm_inst = OMAP54XX_CM_CORE_CORE_INST,
  152. .clkdm_offs = OMAP54XX_CM_CORE_CORE_L4SEC_CDOFFS,
  153. .dep_bit = OMAP54XX_L4SEC_STATDEP_SHIFT,
  154. .wkdep_srcs = l4sec_wkup_sleep_deps,
  155. .sleepdep_srcs = l4sec_wkup_sleep_deps,
  156. .flags = CLKDM_CAN_SWSUP,
  157. };
  158. static struct clockdomain iva_54xx_clkdm = {
  159. .name = "iva_clkdm",
  160. .pwrdm = { .name = "iva_pwrdm" },
  161. .prcm_partition = OMAP54XX_CM_CORE_PARTITION,
  162. .cm_inst = OMAP54XX_CM_CORE_IVA_INST,
  163. .clkdm_offs = OMAP54XX_CM_CORE_IVA_IVA_CDOFFS,
  164. .dep_bit = OMAP54XX_IVA_STATDEP_SHIFT,
  165. .wkdep_srcs = iva_wkup_sleep_deps,
  166. .sleepdep_srcs = iva_wkup_sleep_deps,
  167. .flags = CLKDM_CAN_HWSUP_SWSUP,
  168. };
  169. static struct clockdomain mipiext_54xx_clkdm = {
  170. .name = "mipiext_clkdm",
  171. .pwrdm = { .name = "core_pwrdm" },
  172. .prcm_partition = OMAP54XX_CM_CORE_PARTITION,
  173. .cm_inst = OMAP54XX_CM_CORE_CORE_INST,
  174. .clkdm_offs = OMAP54XX_CM_CORE_CORE_MIPIEXT_CDOFFS,
  175. .wkdep_srcs = mipiext_wkup_sleep_deps,
  176. .sleepdep_srcs = mipiext_wkup_sleep_deps,
  177. .flags = CLKDM_CAN_FORCE_WAKEUP | CLKDM_CAN_HWSUP,
  178. };
  179. static struct clockdomain l3main2_54xx_clkdm = {
  180. .name = "l3main2_clkdm",
  181. .pwrdm = { .name = "core_pwrdm" },
  182. .prcm_partition = OMAP54XX_CM_CORE_PARTITION,
  183. .cm_inst = OMAP54XX_CM_CORE_CORE_INST,
  184. .clkdm_offs = OMAP54XX_CM_CORE_CORE_L3MAIN2_CDOFFS,
  185. .dep_bit = OMAP54XX_L3MAIN2_STATDEP_SHIFT,
  186. .flags = CLKDM_CAN_HWSUP,
  187. };
  188. static struct clockdomain l3main1_54xx_clkdm = {
  189. .name = "l3main1_clkdm",
  190. .pwrdm = { .name = "core_pwrdm" },
  191. .prcm_partition = OMAP54XX_CM_CORE_PARTITION,
  192. .cm_inst = OMAP54XX_CM_CORE_CORE_INST,
  193. .clkdm_offs = OMAP54XX_CM_CORE_CORE_L3MAIN1_CDOFFS,
  194. .dep_bit = OMAP54XX_L3MAIN1_STATDEP_SHIFT,
  195. .flags = CLKDM_CAN_HWSUP,
  196. };
  197. static struct clockdomain custefuse_54xx_clkdm = {
  198. .name = "custefuse_clkdm",
  199. .pwrdm = { .name = "custefuse_pwrdm" },
  200. .prcm_partition = OMAP54XX_CM_CORE_PARTITION,
  201. .cm_inst = OMAP54XX_CM_CORE_CUSTEFUSE_INST,
  202. .clkdm_offs = OMAP54XX_CM_CORE_CUSTEFUSE_CUSTEFUSE_CDOFFS,
  203. .flags = CLKDM_CAN_FORCE_WAKEUP | CLKDM_CAN_HWSUP,
  204. };
  205. static struct clockdomain ipu_54xx_clkdm = {
  206. .name = "ipu_clkdm",
  207. .pwrdm = { .name = "core_pwrdm" },
  208. .prcm_partition = OMAP54XX_CM_CORE_PARTITION,
  209. .cm_inst = OMAP54XX_CM_CORE_CORE_INST,
  210. .clkdm_offs = OMAP54XX_CM_CORE_CORE_IPU_CDOFFS,
  211. .dep_bit = OMAP54XX_IPU_STATDEP_SHIFT,
  212. .wkdep_srcs = ipu_wkup_sleep_deps,
  213. .sleepdep_srcs = ipu_wkup_sleep_deps,
  214. .flags = CLKDM_CAN_HWSUP_SWSUP,
  215. };
  216. static struct clockdomain l4cfg_54xx_clkdm = {
  217. .name = "l4cfg_clkdm",
  218. .pwrdm = { .name = "core_pwrdm" },
  219. .prcm_partition = OMAP54XX_CM_CORE_PARTITION,
  220. .cm_inst = OMAP54XX_CM_CORE_CORE_INST,
  221. .clkdm_offs = OMAP54XX_CM_CORE_CORE_L4CFG_CDOFFS,
  222. .dep_bit = OMAP54XX_L4CFG_STATDEP_SHIFT,
  223. .flags = CLKDM_CAN_HWSUP,
  224. };
  225. static struct clockdomain abe_54xx_clkdm = {
  226. .name = "abe_clkdm",
  227. .pwrdm = { .name = "abe_pwrdm" },
  228. .prcm_partition = OMAP54XX_CM_CORE_AON_PARTITION,
  229. .cm_inst = OMAP54XX_CM_CORE_AON_ABE_INST,
  230. .clkdm_offs = OMAP54XX_CM_CORE_AON_ABE_ABE_CDOFFS,
  231. .dep_bit = OMAP54XX_ABE_STATDEP_SHIFT,
  232. .flags = CLKDM_CAN_HWSUP_SWSUP,
  233. };
  234. static struct clockdomain dss_54xx_clkdm = {
  235. .name = "dss_clkdm",
  236. .pwrdm = { .name = "dss_pwrdm" },
  237. .prcm_partition = OMAP54XX_CM_CORE_PARTITION,
  238. .cm_inst = OMAP54XX_CM_CORE_DSS_INST,
  239. .clkdm_offs = OMAP54XX_CM_CORE_DSS_DSS_CDOFFS,
  240. .dep_bit = OMAP54XX_DSS_STATDEP_SHIFT,
  241. .wkdep_srcs = dss_wkup_sleep_deps,
  242. .sleepdep_srcs = dss_wkup_sleep_deps,
  243. .flags = CLKDM_CAN_HWSUP_SWSUP,
  244. };
  245. static struct clockdomain dsp_54xx_clkdm = {
  246. .name = "dsp_clkdm",
  247. .pwrdm = { .name = "dsp_pwrdm" },
  248. .prcm_partition = OMAP54XX_CM_CORE_AON_PARTITION,
  249. .cm_inst = OMAP54XX_CM_CORE_AON_DSP_INST,
  250. .clkdm_offs = OMAP54XX_CM_CORE_AON_DSP_DSP_CDOFFS,
  251. .dep_bit = OMAP54XX_DSP_STATDEP_SHIFT,
  252. .wkdep_srcs = dsp_wkup_sleep_deps,
  253. .sleepdep_srcs = dsp_wkup_sleep_deps,
  254. .flags = CLKDM_CAN_HWSUP_SWSUP,
  255. };
  256. static struct clockdomain c2c_54xx_clkdm = {
  257. .name = "c2c_clkdm",
  258. .pwrdm = { .name = "core_pwrdm" },
  259. .prcm_partition = OMAP54XX_CM_CORE_PARTITION,
  260. .cm_inst = OMAP54XX_CM_CORE_CORE_INST,
  261. .clkdm_offs = OMAP54XX_CM_CORE_CORE_C2C_CDOFFS,
  262. .wkdep_srcs = c2c_wkup_sleep_deps,
  263. .sleepdep_srcs = c2c_wkup_sleep_deps,
  264. .flags = CLKDM_CAN_FORCE_WAKEUP | CLKDM_CAN_HWSUP,
  265. };
  266. static struct clockdomain l4per_54xx_clkdm = {
  267. .name = "l4per_clkdm",
  268. .pwrdm = { .name = "core_pwrdm" },
  269. .prcm_partition = OMAP54XX_CM_CORE_PARTITION,
  270. .cm_inst = OMAP54XX_CM_CORE_CORE_INST,
  271. .clkdm_offs = OMAP54XX_CM_CORE_CORE_L4PER_CDOFFS,
  272. .dep_bit = OMAP54XX_L4PER_STATDEP_SHIFT,
  273. .flags = CLKDM_CAN_HWSUP_SWSUP,
  274. };
  275. static struct clockdomain gpu_54xx_clkdm = {
  276. .name = "gpu_clkdm",
  277. .pwrdm = { .name = "gpu_pwrdm" },
  278. .prcm_partition = OMAP54XX_CM_CORE_PARTITION,
  279. .cm_inst = OMAP54XX_CM_CORE_GPU_INST,
  280. .clkdm_offs = OMAP54XX_CM_CORE_GPU_GPU_CDOFFS,
  281. .dep_bit = OMAP54XX_GPU_STATDEP_SHIFT,
  282. .wkdep_srcs = gpu_wkup_sleep_deps,
  283. .sleepdep_srcs = gpu_wkup_sleep_deps,
  284. .flags = CLKDM_CAN_HWSUP_SWSUP,
  285. };
  286. static struct clockdomain wkupaon_54xx_clkdm = {
  287. .name = "wkupaon_clkdm",
  288. .pwrdm = { .name = "wkupaon_pwrdm" },
  289. .prcm_partition = OMAP54XX_PRM_PARTITION,
  290. .cm_inst = OMAP54XX_PRM_WKUPAON_CM_INST,
  291. .clkdm_offs = OMAP54XX_PRM_WKUPAON_CM_WKUPAON_CDOFFS,
  292. .dep_bit = OMAP54XX_WKUPAON_STATDEP_SHIFT,
  293. .flags = CLKDM_CAN_FORCE_WAKEUP | CLKDM_CAN_HWSUP,
  294. };
  295. static struct clockdomain mpu0_54xx_clkdm = {
  296. .name = "mpu0_clkdm",
  297. .pwrdm = { .name = "cpu0_pwrdm" },
  298. .prcm_partition = OMAP54XX_PRCM_MPU_PARTITION,
  299. .cm_inst = OMAP54XX_PRCM_MPU_CM_C0_INST,
  300. .clkdm_offs = OMAP54XX_PRCM_MPU_CM_C0_CPU0_CDOFFS,
  301. .flags = CLKDM_CAN_FORCE_WAKEUP | CLKDM_CAN_HWSUP,
  302. };
  303. static struct clockdomain mpu1_54xx_clkdm = {
  304. .name = "mpu1_clkdm",
  305. .pwrdm = { .name = "cpu1_pwrdm" },
  306. .prcm_partition = OMAP54XX_PRCM_MPU_PARTITION,
  307. .cm_inst = OMAP54XX_PRCM_MPU_CM_C1_INST,
  308. .clkdm_offs = OMAP54XX_PRCM_MPU_CM_C1_CPU1_CDOFFS,
  309. .flags = CLKDM_CAN_FORCE_WAKEUP | CLKDM_CAN_HWSUP,
  310. };
  311. static struct clockdomain coreaon_54xx_clkdm = {
  312. .name = "coreaon_clkdm",
  313. .pwrdm = { .name = "coreaon_pwrdm" },
  314. .prcm_partition = OMAP54XX_CM_CORE_PARTITION,
  315. .cm_inst = OMAP54XX_CM_CORE_COREAON_INST,
  316. .clkdm_offs = OMAP54XX_CM_CORE_COREAON_COREAON_CDOFFS,
  317. .flags = CLKDM_CAN_FORCE_WAKEUP | CLKDM_CAN_HWSUP,
  318. };
  319. static struct clockdomain mpu_54xx_clkdm = {
  320. .name = "mpu_clkdm",
  321. .pwrdm = { .name = "mpu_pwrdm" },
  322. .prcm_partition = OMAP54XX_CM_CORE_AON_PARTITION,
  323. .cm_inst = OMAP54XX_CM_CORE_AON_MPU_INST,
  324. .clkdm_offs = OMAP54XX_CM_CORE_AON_MPU_MPU_CDOFFS,
  325. .wkdep_srcs = mpu_wkup_sleep_deps,
  326. .sleepdep_srcs = mpu_wkup_sleep_deps,
  327. .flags = CLKDM_CAN_FORCE_WAKEUP | CLKDM_CAN_HWSUP,
  328. };
  329. static struct clockdomain l3init_54xx_clkdm = {
  330. .name = "l3init_clkdm",
  331. .pwrdm = { .name = "l3init_pwrdm" },
  332. .prcm_partition = OMAP54XX_CM_CORE_PARTITION,
  333. .cm_inst = OMAP54XX_CM_CORE_L3INIT_INST,
  334. .clkdm_offs = OMAP54XX_CM_CORE_L3INIT_L3INIT_CDOFFS,
  335. .dep_bit = OMAP54XX_L3INIT_STATDEP_SHIFT,
  336. .wkdep_srcs = l3init_wkup_sleep_deps,
  337. .sleepdep_srcs = l3init_wkup_sleep_deps,
  338. .flags = CLKDM_CAN_HWSUP_SWSUP,
  339. };
  340. static struct clockdomain dma_54xx_clkdm = {
  341. .name = "dma_clkdm",
  342. .pwrdm = { .name = "core_pwrdm" },
  343. .prcm_partition = OMAP54XX_CM_CORE_PARTITION,
  344. .cm_inst = OMAP54XX_CM_CORE_CORE_INST,
  345. .clkdm_offs = OMAP54XX_CM_CORE_CORE_DMA_CDOFFS,
  346. .wkdep_srcs = dma_wkup_sleep_deps,
  347. .sleepdep_srcs = dma_wkup_sleep_deps,
  348. .flags = CLKDM_CAN_FORCE_WAKEUP | CLKDM_CAN_HWSUP,
  349. };
  350. static struct clockdomain l3instr_54xx_clkdm = {
  351. .name = "l3instr_clkdm",
  352. .pwrdm = { .name = "core_pwrdm" },
  353. .prcm_partition = OMAP54XX_CM_CORE_PARTITION,
  354. .cm_inst = OMAP54XX_CM_CORE_CORE_INST,
  355. .clkdm_offs = OMAP54XX_CM_CORE_CORE_L3INSTR_CDOFFS,
  356. };
  357. static struct clockdomain emif_54xx_clkdm = {
  358. .name = "emif_clkdm",
  359. .pwrdm = { .name = "core_pwrdm" },
  360. .prcm_partition = OMAP54XX_CM_CORE_PARTITION,
  361. .cm_inst = OMAP54XX_CM_CORE_CORE_INST,
  362. .clkdm_offs = OMAP54XX_CM_CORE_CORE_EMIF_CDOFFS,
  363. .dep_bit = OMAP54XX_EMIF_STATDEP_SHIFT,
  364. .flags = CLKDM_CAN_FORCE_WAKEUP | CLKDM_CAN_HWSUP,
  365. };
  366. static struct clockdomain emu_54xx_clkdm = {
  367. .name = "emu_clkdm",
  368. .pwrdm = { .name = "emu_pwrdm" },
  369. .prcm_partition = OMAP54XX_PRM_PARTITION,
  370. .cm_inst = OMAP54XX_PRM_EMU_CM_INST,
  371. .clkdm_offs = OMAP54XX_PRM_EMU_CM_EMU_CDOFFS,
  372. .flags = CLKDM_CAN_FORCE_WAKEUP | CLKDM_CAN_HWSUP,
  373. };
  374. static struct clockdomain cam_54xx_clkdm = {
  375. .name = "cam_clkdm",
  376. .pwrdm = { .name = "cam_pwrdm" },
  377. .prcm_partition = OMAP54XX_CM_CORE_PARTITION,
  378. .cm_inst = OMAP54XX_CM_CORE_CAM_INST,
  379. .clkdm_offs = OMAP54XX_CM_CORE_CAM_CAM_CDOFFS,
  380. .wkdep_srcs = cam_wkup_sleep_deps,
  381. .sleepdep_srcs = cam_wkup_sleep_deps,
  382. .flags = CLKDM_CAN_HWSUP_SWSUP,
  383. };
  384. /* As clockdomains are added or removed above, this list must also be changed */
  385. static struct clockdomain *clockdomains_omap54xx[] __initdata = {
  386. &l4sec_54xx_clkdm,
  387. &iva_54xx_clkdm,
  388. &mipiext_54xx_clkdm,
  389. &l3main2_54xx_clkdm,
  390. &l3main1_54xx_clkdm,
  391. &custefuse_54xx_clkdm,
  392. &ipu_54xx_clkdm,
  393. &l4cfg_54xx_clkdm,
  394. &abe_54xx_clkdm,
  395. &dss_54xx_clkdm,
  396. &dsp_54xx_clkdm,
  397. &c2c_54xx_clkdm,
  398. &l4per_54xx_clkdm,
  399. &gpu_54xx_clkdm,
  400. &wkupaon_54xx_clkdm,
  401. &mpu0_54xx_clkdm,
  402. &mpu1_54xx_clkdm,
  403. &coreaon_54xx_clkdm,
  404. &mpu_54xx_clkdm,
  405. &l3init_54xx_clkdm,
  406. &dma_54xx_clkdm,
  407. &l3instr_54xx_clkdm,
  408. &emif_54xx_clkdm,
  409. &emu_54xx_clkdm,
  410. &cam_54xx_clkdm,
  411. NULL
  412. };
  413. void __init omap54xx_clockdomains_init(void)
  414. {
  415. clkdm_register_platform_funcs(&omap4_clkdm_operations);
  416. clkdm_register_clkdms(clockdomains_omap54xx);
  417. clkdm_complete_init();
  418. }