clockdomains44xx_data.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * OMAP4 Clock domains framework
  4. *
  5. * Copyright (C) 2009-2011 Texas Instruments, Inc.
  6. * Copyright (C) 2009-2011 Nokia Corporation
  7. *
  8. * Abhijit Pagare ([email protected])
  9. * Benoit Cousson ([email protected])
  10. * Paul Walmsley ([email protected])
  11. *
  12. * This file is automatically generated from the OMAP hardware databases.
  13. * We respectfully ask that any modifications to this file be coordinated
  14. * with the public [email protected] mailing list and the
  15. * authors above to ensure that the autogeneration scripts are kept
  16. * up-to-date with the file contents.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/io.h>
  20. #include "clockdomain.h"
  21. #include "cm1_44xx.h"
  22. #include "cm2_44xx.h"
  23. #include "cm-regbits-44xx.h"
  24. #include "prm44xx.h"
  25. #include "prcm44xx.h"
  26. #include "prcm_mpu44xx.h"
  27. /* Static Dependencies for OMAP4 Clock Domains */
  28. static struct clkdm_dep d2d_wkup_sleep_deps[] = {
  29. { .clkdm_name = "abe_clkdm" },
  30. { .clkdm_name = "ivahd_clkdm" },
  31. { .clkdm_name = "l3_1_clkdm" },
  32. { .clkdm_name = "l3_2_clkdm" },
  33. { .clkdm_name = "l3_emif_clkdm" },
  34. { .clkdm_name = "l3_init_clkdm" },
  35. { .clkdm_name = "l4_cfg_clkdm" },
  36. { .clkdm_name = "l4_per_clkdm" },
  37. { NULL },
  38. };
  39. static struct clkdm_dep ducati_wkup_sleep_deps[] = {
  40. { .clkdm_name = "abe_clkdm" },
  41. { .clkdm_name = "ivahd_clkdm" },
  42. { .clkdm_name = "l3_1_clkdm" },
  43. { .clkdm_name = "l3_2_clkdm" },
  44. { .clkdm_name = "l3_dss_clkdm" },
  45. { .clkdm_name = "l3_emif_clkdm" },
  46. { .clkdm_name = "l3_gfx_clkdm" },
  47. { .clkdm_name = "l3_init_clkdm" },
  48. { .clkdm_name = "l4_cfg_clkdm" },
  49. { .clkdm_name = "l4_per_clkdm" },
  50. { .clkdm_name = "l4_secure_clkdm" },
  51. { .clkdm_name = "l4_wkup_clkdm" },
  52. { .clkdm_name = "tesla_clkdm" },
  53. { NULL },
  54. };
  55. static struct clkdm_dep iss_wkup_sleep_deps[] = {
  56. { .clkdm_name = "ivahd_clkdm" },
  57. { .clkdm_name = "l3_1_clkdm" },
  58. { .clkdm_name = "l3_emif_clkdm" },
  59. { NULL },
  60. };
  61. static struct clkdm_dep ivahd_wkup_sleep_deps[] = {
  62. { .clkdm_name = "l3_1_clkdm" },
  63. { .clkdm_name = "l3_emif_clkdm" },
  64. { NULL },
  65. };
  66. static struct clkdm_dep l3_dma_wkup_sleep_deps[] = {
  67. { .clkdm_name = "abe_clkdm" },
  68. { .clkdm_name = "ducati_clkdm" },
  69. { .clkdm_name = "ivahd_clkdm" },
  70. { .clkdm_name = "l3_1_clkdm" },
  71. { .clkdm_name = "l3_dss_clkdm" },
  72. { .clkdm_name = "l3_emif_clkdm" },
  73. { .clkdm_name = "l3_init_clkdm" },
  74. { .clkdm_name = "l4_cfg_clkdm" },
  75. { .clkdm_name = "l4_per_clkdm" },
  76. { .clkdm_name = "l4_secure_clkdm" },
  77. { .clkdm_name = "l4_wkup_clkdm" },
  78. { NULL },
  79. };
  80. static struct clkdm_dep l3_dss_wkup_sleep_deps[] = {
  81. { .clkdm_name = "ivahd_clkdm" },
  82. { .clkdm_name = "l3_2_clkdm" },
  83. { .clkdm_name = "l3_emif_clkdm" },
  84. { NULL },
  85. };
  86. static struct clkdm_dep l3_gfx_wkup_sleep_deps[] = {
  87. { .clkdm_name = "ivahd_clkdm" },
  88. { .clkdm_name = "l3_1_clkdm" },
  89. { .clkdm_name = "l3_emif_clkdm" },
  90. { NULL },
  91. };
  92. static struct clkdm_dep l3_init_wkup_sleep_deps[] = {
  93. { .clkdm_name = "abe_clkdm" },
  94. { .clkdm_name = "ivahd_clkdm" },
  95. { .clkdm_name = "l3_emif_clkdm" },
  96. { .clkdm_name = "l4_cfg_clkdm" },
  97. { .clkdm_name = "l4_per_clkdm" },
  98. { .clkdm_name = "l4_secure_clkdm" },
  99. { .clkdm_name = "l4_wkup_clkdm" },
  100. { NULL },
  101. };
  102. static struct clkdm_dep l4_secure_wkup_sleep_deps[] = {
  103. { .clkdm_name = "l3_1_clkdm" },
  104. { .clkdm_name = "l3_emif_clkdm" },
  105. { .clkdm_name = "l4_per_clkdm" },
  106. { NULL },
  107. };
  108. static struct clkdm_dep mpu_wkup_sleep_deps[] = {
  109. { .clkdm_name = "abe_clkdm" },
  110. { .clkdm_name = "ducati_clkdm" },
  111. { .clkdm_name = "ivahd_clkdm" },
  112. { .clkdm_name = "l3_1_clkdm" },
  113. { .clkdm_name = "l3_2_clkdm" },
  114. { .clkdm_name = "l3_dss_clkdm" },
  115. { .clkdm_name = "l3_emif_clkdm" },
  116. { .clkdm_name = "l3_gfx_clkdm" },
  117. { .clkdm_name = "l3_init_clkdm" },
  118. { .clkdm_name = "l4_cfg_clkdm" },
  119. { .clkdm_name = "l4_per_clkdm" },
  120. { .clkdm_name = "l4_secure_clkdm" },
  121. { .clkdm_name = "l4_wkup_clkdm" },
  122. { .clkdm_name = "tesla_clkdm" },
  123. { NULL },
  124. };
  125. static struct clkdm_dep tesla_wkup_sleep_deps[] = {
  126. { .clkdm_name = "abe_clkdm" },
  127. { .clkdm_name = "ivahd_clkdm" },
  128. { .clkdm_name = "l3_1_clkdm" },
  129. { .clkdm_name = "l3_2_clkdm" },
  130. { .clkdm_name = "l3_emif_clkdm" },
  131. { .clkdm_name = "l3_init_clkdm" },
  132. { .clkdm_name = "l4_cfg_clkdm" },
  133. { .clkdm_name = "l4_per_clkdm" },
  134. { .clkdm_name = "l4_wkup_clkdm" },
  135. { NULL },
  136. };
  137. static struct clockdomain l4_cefuse_44xx_clkdm = {
  138. .name = "l4_cefuse_clkdm",
  139. .pwrdm = { .name = "cefuse_pwrdm" },
  140. .prcm_partition = OMAP4430_CM2_PARTITION,
  141. .cm_inst = OMAP4430_CM2_CEFUSE_INST,
  142. .clkdm_offs = OMAP4430_CM2_CEFUSE_CEFUSE_CDOFFS,
  143. .flags = CLKDM_CAN_FORCE_WAKEUP | CLKDM_CAN_HWSUP,
  144. };
  145. static struct clockdomain l4_cfg_44xx_clkdm = {
  146. .name = "l4_cfg_clkdm",
  147. .pwrdm = { .name = "core_pwrdm" },
  148. .prcm_partition = OMAP4430_CM2_PARTITION,
  149. .cm_inst = OMAP4430_CM2_CORE_INST,
  150. .clkdm_offs = OMAP4430_CM2_CORE_L4CFG_CDOFFS,
  151. .dep_bit = OMAP4430_L4CFG_STATDEP_SHIFT,
  152. .flags = CLKDM_CAN_HWSUP,
  153. };
  154. static struct clockdomain tesla_44xx_clkdm = {
  155. .name = "tesla_clkdm",
  156. .pwrdm = { .name = "tesla_pwrdm" },
  157. .prcm_partition = OMAP4430_CM1_PARTITION,
  158. .cm_inst = OMAP4430_CM1_TESLA_INST,
  159. .clkdm_offs = OMAP4430_CM1_TESLA_TESLA_CDOFFS,
  160. .dep_bit = OMAP4430_TESLA_STATDEP_SHIFT,
  161. .wkdep_srcs = tesla_wkup_sleep_deps,
  162. .sleepdep_srcs = tesla_wkup_sleep_deps,
  163. .flags = CLKDM_CAN_HWSUP_SWSUP,
  164. };
  165. static struct clockdomain l3_gfx_44xx_clkdm = {
  166. .name = "l3_gfx_clkdm",
  167. .pwrdm = { .name = "gfx_pwrdm" },
  168. .prcm_partition = OMAP4430_CM2_PARTITION,
  169. .cm_inst = OMAP4430_CM2_GFX_INST,
  170. .clkdm_offs = OMAP4430_CM2_GFX_GFX_CDOFFS,
  171. .dep_bit = OMAP4430_GFX_STATDEP_SHIFT,
  172. .wkdep_srcs = l3_gfx_wkup_sleep_deps,
  173. .sleepdep_srcs = l3_gfx_wkup_sleep_deps,
  174. .flags = CLKDM_CAN_HWSUP_SWSUP,
  175. };
  176. static struct clockdomain ivahd_44xx_clkdm = {
  177. .name = "ivahd_clkdm",
  178. .pwrdm = { .name = "ivahd_pwrdm" },
  179. .prcm_partition = OMAP4430_CM2_PARTITION,
  180. .cm_inst = OMAP4430_CM2_IVAHD_INST,
  181. .clkdm_offs = OMAP4430_CM2_IVAHD_IVAHD_CDOFFS,
  182. .dep_bit = OMAP4430_IVAHD_STATDEP_SHIFT,
  183. .wkdep_srcs = ivahd_wkup_sleep_deps,
  184. .sleepdep_srcs = ivahd_wkup_sleep_deps,
  185. .flags = CLKDM_CAN_HWSUP_SWSUP,
  186. };
  187. static struct clockdomain l4_secure_44xx_clkdm = {
  188. .name = "l4_secure_clkdm",
  189. .pwrdm = { .name = "l4per_pwrdm" },
  190. .prcm_partition = OMAP4430_CM2_PARTITION,
  191. .cm_inst = OMAP4430_CM2_L4PER_INST,
  192. .clkdm_offs = OMAP4430_CM2_L4PER_L4SEC_CDOFFS,
  193. .dep_bit = OMAP4430_L4SEC_STATDEP_SHIFT,
  194. .wkdep_srcs = l4_secure_wkup_sleep_deps,
  195. .sleepdep_srcs = l4_secure_wkup_sleep_deps,
  196. .flags = CLKDM_CAN_SWSUP,
  197. };
  198. static struct clockdomain l4_per_44xx_clkdm = {
  199. .name = "l4_per_clkdm",
  200. .pwrdm = { .name = "l4per_pwrdm" },
  201. .prcm_partition = OMAP4430_CM2_PARTITION,
  202. .cm_inst = OMAP4430_CM2_L4PER_INST,
  203. .clkdm_offs = OMAP4430_CM2_L4PER_L4PER_CDOFFS,
  204. .dep_bit = OMAP4430_L4PER_STATDEP_SHIFT,
  205. .flags = CLKDM_CAN_HWSUP_SWSUP,
  206. };
  207. static struct clockdomain abe_44xx_clkdm = {
  208. .name = "abe_clkdm",
  209. .pwrdm = { .name = "abe_pwrdm" },
  210. .prcm_partition = OMAP4430_CM1_PARTITION,
  211. .cm_inst = OMAP4430_CM1_ABE_INST,
  212. .clkdm_offs = OMAP4430_CM1_ABE_ABE_CDOFFS,
  213. .dep_bit = OMAP4430_ABE_STATDEP_SHIFT,
  214. .flags = CLKDM_CAN_HWSUP_SWSUP,
  215. };
  216. static struct clockdomain l3_instr_44xx_clkdm = {
  217. .name = "l3_instr_clkdm",
  218. .pwrdm = { .name = "core_pwrdm" },
  219. .prcm_partition = OMAP4430_CM2_PARTITION,
  220. .cm_inst = OMAP4430_CM2_CORE_INST,
  221. .clkdm_offs = OMAP4430_CM2_CORE_L3INSTR_CDOFFS,
  222. };
  223. static struct clockdomain l3_init_44xx_clkdm = {
  224. .name = "l3_init_clkdm",
  225. .pwrdm = { .name = "l3init_pwrdm" },
  226. .prcm_partition = OMAP4430_CM2_PARTITION,
  227. .cm_inst = OMAP4430_CM2_L3INIT_INST,
  228. .clkdm_offs = OMAP4430_CM2_L3INIT_L3INIT_CDOFFS,
  229. .dep_bit = OMAP4430_L3INIT_STATDEP_SHIFT,
  230. .wkdep_srcs = l3_init_wkup_sleep_deps,
  231. .sleepdep_srcs = l3_init_wkup_sleep_deps,
  232. .flags = CLKDM_CAN_HWSUP_SWSUP,
  233. };
  234. static struct clockdomain d2d_44xx_clkdm = {
  235. .name = "d2d_clkdm",
  236. .pwrdm = { .name = "core_pwrdm" },
  237. .prcm_partition = OMAP4430_CM2_PARTITION,
  238. .cm_inst = OMAP4430_CM2_CORE_INST,
  239. .clkdm_offs = OMAP4430_CM2_CORE_D2D_CDOFFS,
  240. .wkdep_srcs = d2d_wkup_sleep_deps,
  241. .sleepdep_srcs = d2d_wkup_sleep_deps,
  242. .flags = CLKDM_CAN_FORCE_WAKEUP | CLKDM_CAN_HWSUP,
  243. };
  244. static struct clockdomain mpu0_44xx_clkdm = {
  245. .name = "mpu0_clkdm",
  246. .pwrdm = { .name = "cpu0_pwrdm" },
  247. .prcm_partition = OMAP4430_PRCM_MPU_PARTITION,
  248. .cm_inst = OMAP4430_PRCM_MPU_CPU0_INST,
  249. .clkdm_offs = OMAP4430_PRCM_MPU_CPU0_CPU0_CDOFFS,
  250. .flags = CLKDM_CAN_FORCE_WAKEUP | CLKDM_CAN_HWSUP,
  251. };
  252. static struct clockdomain mpu1_44xx_clkdm = {
  253. .name = "mpu1_clkdm",
  254. .pwrdm = { .name = "cpu1_pwrdm" },
  255. .prcm_partition = OMAP4430_PRCM_MPU_PARTITION,
  256. .cm_inst = OMAP4430_PRCM_MPU_CPU1_INST,
  257. .clkdm_offs = OMAP4430_PRCM_MPU_CPU1_CPU1_CDOFFS,
  258. .flags = CLKDM_CAN_FORCE_WAKEUP | CLKDM_CAN_HWSUP,
  259. };
  260. static struct clockdomain l3_emif_44xx_clkdm = {
  261. .name = "l3_emif_clkdm",
  262. .pwrdm = { .name = "core_pwrdm" },
  263. .prcm_partition = OMAP4430_CM2_PARTITION,
  264. .cm_inst = OMAP4430_CM2_CORE_INST,
  265. .clkdm_offs = OMAP4430_CM2_CORE_MEMIF_CDOFFS,
  266. .dep_bit = OMAP4430_MEMIF_STATDEP_SHIFT,
  267. .flags = CLKDM_CAN_FORCE_WAKEUP | CLKDM_CAN_HWSUP,
  268. };
  269. static struct clockdomain l4_ao_44xx_clkdm = {
  270. .name = "l4_ao_clkdm",
  271. .pwrdm = { .name = "always_on_core_pwrdm" },
  272. .prcm_partition = OMAP4430_CM2_PARTITION,
  273. .cm_inst = OMAP4430_CM2_ALWAYS_ON_INST,
  274. .clkdm_offs = OMAP4430_CM2_ALWAYS_ON_ALWON_CDOFFS,
  275. .flags = CLKDM_CAN_FORCE_WAKEUP | CLKDM_CAN_HWSUP,
  276. };
  277. static struct clockdomain ducati_44xx_clkdm = {
  278. .name = "ducati_clkdm",
  279. .pwrdm = { .name = "core_pwrdm" },
  280. .prcm_partition = OMAP4430_CM2_PARTITION,
  281. .cm_inst = OMAP4430_CM2_CORE_INST,
  282. .clkdm_offs = OMAP4430_CM2_CORE_DUCATI_CDOFFS,
  283. .dep_bit = OMAP4430_DUCATI_STATDEP_SHIFT,
  284. .wkdep_srcs = ducati_wkup_sleep_deps,
  285. .sleepdep_srcs = ducati_wkup_sleep_deps,
  286. .flags = CLKDM_CAN_HWSUP_SWSUP,
  287. };
  288. static struct clockdomain mpu_44xx_clkdm = {
  289. .name = "mpuss_clkdm",
  290. .pwrdm = { .name = "mpu_pwrdm" },
  291. .prcm_partition = OMAP4430_CM1_PARTITION,
  292. .cm_inst = OMAP4430_CM1_MPU_INST,
  293. .clkdm_offs = OMAP4430_CM1_MPU_MPU_CDOFFS,
  294. .wkdep_srcs = mpu_wkup_sleep_deps,
  295. .sleepdep_srcs = mpu_wkup_sleep_deps,
  296. .flags = CLKDM_CAN_FORCE_WAKEUP | CLKDM_CAN_HWSUP,
  297. };
  298. static struct clockdomain l3_2_44xx_clkdm = {
  299. .name = "l3_2_clkdm",
  300. .pwrdm = { .name = "core_pwrdm" },
  301. .prcm_partition = OMAP4430_CM2_PARTITION,
  302. .cm_inst = OMAP4430_CM2_CORE_INST,
  303. .clkdm_offs = OMAP4430_CM2_CORE_L3_2_CDOFFS,
  304. .dep_bit = OMAP4430_L3_2_STATDEP_SHIFT,
  305. .flags = CLKDM_CAN_HWSUP,
  306. };
  307. static struct clockdomain l3_1_44xx_clkdm = {
  308. .name = "l3_1_clkdm",
  309. .pwrdm = { .name = "core_pwrdm" },
  310. .prcm_partition = OMAP4430_CM2_PARTITION,
  311. .cm_inst = OMAP4430_CM2_CORE_INST,
  312. .clkdm_offs = OMAP4430_CM2_CORE_L3_1_CDOFFS,
  313. .dep_bit = OMAP4430_L3_1_STATDEP_SHIFT,
  314. .flags = CLKDM_CAN_HWSUP,
  315. };
  316. static struct clockdomain iss_44xx_clkdm = {
  317. .name = "iss_clkdm",
  318. .pwrdm = { .name = "cam_pwrdm" },
  319. .prcm_partition = OMAP4430_CM2_PARTITION,
  320. .cm_inst = OMAP4430_CM2_CAM_INST,
  321. .clkdm_offs = OMAP4430_CM2_CAM_CAM_CDOFFS,
  322. .wkdep_srcs = iss_wkup_sleep_deps,
  323. .sleepdep_srcs = iss_wkup_sleep_deps,
  324. .flags = CLKDM_CAN_SWSUP,
  325. };
  326. static struct clockdomain l3_dss_44xx_clkdm = {
  327. .name = "l3_dss_clkdm",
  328. .pwrdm = { .name = "dss_pwrdm" },
  329. .prcm_partition = OMAP4430_CM2_PARTITION,
  330. .cm_inst = OMAP4430_CM2_DSS_INST,
  331. .clkdm_offs = OMAP4430_CM2_DSS_DSS_CDOFFS,
  332. .dep_bit = OMAP4430_DSS_STATDEP_SHIFT,
  333. .wkdep_srcs = l3_dss_wkup_sleep_deps,
  334. .sleepdep_srcs = l3_dss_wkup_sleep_deps,
  335. .flags = CLKDM_CAN_HWSUP_SWSUP,
  336. };
  337. static struct clockdomain l4_wkup_44xx_clkdm = {
  338. .name = "l4_wkup_clkdm",
  339. .pwrdm = { .name = "wkup_pwrdm" },
  340. .prcm_partition = OMAP4430_PRM_PARTITION,
  341. .cm_inst = OMAP4430_PRM_WKUP_CM_INST,
  342. .clkdm_offs = OMAP4430_PRM_WKUP_CM_WKUP_CDOFFS,
  343. .dep_bit = OMAP4430_L4WKUP_STATDEP_SHIFT,
  344. .flags = CLKDM_CAN_HWSUP | CLKDM_ACTIVE_WITH_MPU,
  345. };
  346. static struct clockdomain emu_sys_44xx_clkdm = {
  347. .name = "emu_sys_clkdm",
  348. .pwrdm = { .name = "emu_pwrdm" },
  349. .prcm_partition = OMAP4430_PRM_PARTITION,
  350. .cm_inst = OMAP4430_PRM_EMU_CM_INST,
  351. .clkdm_offs = OMAP4430_PRM_EMU_CM_EMU_CDOFFS,
  352. .flags = (CLKDM_CAN_ENABLE_AUTO | CLKDM_CAN_FORCE_WAKEUP |
  353. CLKDM_MISSING_IDLE_REPORTING),
  354. };
  355. static struct clockdomain l3_dma_44xx_clkdm = {
  356. .name = "l3_dma_clkdm",
  357. .pwrdm = { .name = "core_pwrdm" },
  358. .prcm_partition = OMAP4430_CM2_PARTITION,
  359. .cm_inst = OMAP4430_CM2_CORE_INST,
  360. .clkdm_offs = OMAP4430_CM2_CORE_SDMA_CDOFFS,
  361. .wkdep_srcs = l3_dma_wkup_sleep_deps,
  362. .sleepdep_srcs = l3_dma_wkup_sleep_deps,
  363. .flags = CLKDM_CAN_FORCE_WAKEUP | CLKDM_CAN_HWSUP,
  364. };
  365. /* As clockdomains are added or removed above, this list must also be changed */
  366. static struct clockdomain *clockdomains_omap44xx[] __initdata = {
  367. &l4_cefuse_44xx_clkdm,
  368. &l4_cfg_44xx_clkdm,
  369. &tesla_44xx_clkdm,
  370. &l3_gfx_44xx_clkdm,
  371. &ivahd_44xx_clkdm,
  372. &l4_secure_44xx_clkdm,
  373. &l4_per_44xx_clkdm,
  374. &abe_44xx_clkdm,
  375. &l3_instr_44xx_clkdm,
  376. &l3_init_44xx_clkdm,
  377. &d2d_44xx_clkdm,
  378. &mpu0_44xx_clkdm,
  379. &mpu1_44xx_clkdm,
  380. &l3_emif_44xx_clkdm,
  381. &l4_ao_44xx_clkdm,
  382. &ducati_44xx_clkdm,
  383. &mpu_44xx_clkdm,
  384. &l3_2_44xx_clkdm,
  385. &l3_1_44xx_clkdm,
  386. &iss_44xx_clkdm,
  387. &l3_dss_44xx_clkdm,
  388. &l4_wkup_44xx_clkdm,
  389. &emu_sys_44xx_clkdm,
  390. &l3_dma_44xx_clkdm,
  391. NULL
  392. };
  393. void __init omap44xx_clockdomains_init(void)
  394. {
  395. clkdm_register_platform_funcs(&omap4_clkdm_operations);
  396. clkdm_register_clkdms(clockdomains_omap44xx);
  397. clkdm_complete_init();
  398. }