mv78xx0.h 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Generic definitions for Marvell MV78xx0 SoC flavors:
  4. * MV781x0 and MV782x0.
  5. */
  6. #ifndef __ASM_ARCH_MV78XX0_H
  7. #define __ASM_ARCH_MV78XX0_H
  8. #include "irqs.h"
  9. /*
  10. * Marvell MV78xx0 address maps.
  11. *
  12. * phys
  13. * c0000000 PCIe Memory space
  14. * f0800000 PCIe #0 I/O space
  15. * f0900000 PCIe #1 I/O space
  16. * f0a00000 PCIe #2 I/O space
  17. * f0b00000 PCIe #3 I/O space
  18. * f0c00000 PCIe #4 I/O space
  19. * f0d00000 PCIe #5 I/O space
  20. * f0e00000 PCIe #6 I/O space
  21. * f0f00000 PCIe #7 I/O space
  22. * f1000000 on-chip peripheral registers
  23. *
  24. * virt phys size
  25. * fe400000 f102x000 16K core-specific peripheral registers
  26. * fee00000 f0800000 64K PCIe #0 I/O space
  27. * fee10000 f0900000 64K PCIe #1 I/O space
  28. * fee20000 f0a00000 64K PCIe #2 I/O space
  29. * fee30000 f0b00000 64K PCIe #3 I/O space
  30. * fee40000 f0c00000 64K PCIe #4 I/O space
  31. * fee50000 f0d00000 64K PCIe #5 I/O space
  32. * fee60000 f0e00000 64K PCIe #6 I/O space
  33. * fee70000 f0f00000 64K PCIe #7 I/O space
  34. * fec00000 f1000000 1M on-chip peripheral registers
  35. */
  36. #define MV78XX0_CORE0_REGS_PHYS_BASE 0xf1020000
  37. #define MV78XX0_CORE1_REGS_PHYS_BASE 0xf1024000
  38. #define MV78XX0_CORE_REGS_VIRT_BASE IOMEM(0xfe400000)
  39. #define MV78XX0_CORE_REGS_PHYS_BASE 0xfe400000
  40. #define MV78XX0_CORE_REGS_SIZE SZ_16K
  41. #define MV78XX0_PCIE_IO_PHYS_BASE(i) (0xf0800000 + ((i) << 20))
  42. #define MV78XX0_PCIE_IO_SIZE SZ_1M
  43. #define MV78XX0_REGS_PHYS_BASE 0xf1000000
  44. #define MV78XX0_REGS_VIRT_BASE IOMEM(0xfec00000)
  45. #define MV78XX0_REGS_SIZE SZ_1M
  46. #define MV78XX0_PCIE_MEM_PHYS_BASE 0xc0000000
  47. #define MV78XX0_PCIE_MEM_SIZE 0x30000000
  48. /*
  49. * Core-specific peripheral registers.
  50. */
  51. #define BRIDGE_VIRT_BASE (MV78XX0_CORE_REGS_VIRT_BASE)
  52. #define BRIDGE_PHYS_BASE (MV78XX0_CORE_REGS_PHYS_BASE)
  53. #define BRIDGE_WINS_CPU0_BASE (MV78XX0_CORE0_REGS_PHYS_BASE)
  54. #define BRIDGE_WINS_CPU1_BASE (MV78XX0_CORE1_REGS_PHYS_BASE)
  55. #define BRIDGE_WINS_SZ (0xA000)
  56. /*
  57. * Register Map
  58. */
  59. #define DDR_VIRT_BASE (MV78XX0_REGS_VIRT_BASE + 0x00000)
  60. #define DDR_PHYS_BASE (MV78XX0_REGS_PHYS_BASE + 0x00000)
  61. #define DDR_WINDOW_CPU0_BASE (DDR_PHYS_BASE + 0x1500)
  62. #define DDR_WINDOW_CPU1_BASE (DDR_PHYS_BASE + 0x1570)
  63. #define DDR_WINDOW_CPU_SZ (0x20)
  64. #define DEV_BUS_PHYS_BASE (MV78XX0_REGS_PHYS_BASE + 0x10000)
  65. #define DEV_BUS_VIRT_BASE (MV78XX0_REGS_VIRT_BASE + 0x10000)
  66. #define SAMPLE_AT_RESET_LOW (DEV_BUS_VIRT_BASE + 0x0030)
  67. #define SAMPLE_AT_RESET_HIGH (DEV_BUS_VIRT_BASE + 0x0034)
  68. #define GPIO_VIRT_BASE (DEV_BUS_VIRT_BASE + 0x0100)
  69. #define I2C_0_PHYS_BASE (DEV_BUS_PHYS_BASE + 0x1000)
  70. #define I2C_1_PHYS_BASE (DEV_BUS_PHYS_BASE + 0x1100)
  71. #define UART0_PHYS_BASE (DEV_BUS_PHYS_BASE + 0x2000)
  72. #define UART0_VIRT_BASE (DEV_BUS_VIRT_BASE + 0x2000)
  73. #define UART1_PHYS_BASE (DEV_BUS_PHYS_BASE + 0x2100)
  74. #define UART1_VIRT_BASE (DEV_BUS_VIRT_BASE + 0x2100)
  75. #define UART2_PHYS_BASE (DEV_BUS_PHYS_BASE + 0x2200)
  76. #define UART2_VIRT_BASE (DEV_BUS_VIRT_BASE + 0x2200)
  77. #define UART3_PHYS_BASE (DEV_BUS_PHYS_BASE + 0x2300)
  78. #define UART3_VIRT_BASE (DEV_BUS_VIRT_BASE + 0x2300)
  79. #define GE10_PHYS_BASE (MV78XX0_REGS_PHYS_BASE + 0x30000)
  80. #define GE11_PHYS_BASE (MV78XX0_REGS_PHYS_BASE + 0x34000)
  81. #define PCIE00_VIRT_BASE (MV78XX0_REGS_VIRT_BASE + 0x40000)
  82. #define PCIE01_VIRT_BASE (MV78XX0_REGS_VIRT_BASE + 0x44000)
  83. #define PCIE02_VIRT_BASE (MV78XX0_REGS_VIRT_BASE + 0x48000)
  84. #define PCIE03_VIRT_BASE (MV78XX0_REGS_VIRT_BASE + 0x4c000)
  85. #define USB0_PHYS_BASE (MV78XX0_REGS_PHYS_BASE + 0x50000)
  86. #define USB1_PHYS_BASE (MV78XX0_REGS_PHYS_BASE + 0x51000)
  87. #define USB2_PHYS_BASE (MV78XX0_REGS_PHYS_BASE + 0x52000)
  88. #define GE00_PHYS_BASE (MV78XX0_REGS_PHYS_BASE + 0x70000)
  89. #define GE01_PHYS_BASE (MV78XX0_REGS_PHYS_BASE + 0x74000)
  90. #define PCIE10_VIRT_BASE (MV78XX0_REGS_VIRT_BASE + 0x80000)
  91. #define PCIE11_VIRT_BASE (MV78XX0_REGS_VIRT_BASE + 0x84000)
  92. #define PCIE12_VIRT_BASE (MV78XX0_REGS_VIRT_BASE + 0x88000)
  93. #define PCIE13_VIRT_BASE (MV78XX0_REGS_VIRT_BASE + 0x8c000)
  94. #define SATA_PHYS_BASE (MV78XX0_REGS_PHYS_BASE + 0xa0000)
  95. /*
  96. * Supported devices and revisions.
  97. */
  98. #define MV78X00_Z0_DEV_ID 0x6381
  99. #define MV78X00_REV_Z0 1
  100. #define MV78100_DEV_ID 0x7810
  101. #define MV78100_REV_A0 1
  102. #define MV78100_REV_A1 2
  103. #define MV78200_DEV_ID 0x7820
  104. #define MV78200_REV_A0 1
  105. #endif