hardware.h 2.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * arch/arm/mach-footbridge/include/mach/hardware.h
  4. *
  5. * Copyright (C) 1998-1999 Russell King.
  6. *
  7. * This file contains the hardware definitions of the EBSA-285.
  8. */
  9. #ifndef __ASM_ARCH_HARDWARE_H
  10. #define __ASM_ARCH_HARDWARE_H
  11. /* Virtual Physical Size
  12. * 0xff800000 0x40000000 1MB X-Bus
  13. * 0xff000000 0x7c000000 1MB PCI I/O space
  14. * 0xfe000000 0x42000000 1MB CSR
  15. * 0xfd000000 0x78000000 1MB Outbound write flush (not supported)
  16. * 0xfc000000 0x79000000 1MB PCI IACK/special space
  17. * 0xfb000000 0x7a000000 16MB PCI Config type 1
  18. * 0xfa000000 0x7b000000 16MB PCI Config type 0
  19. * 0xf9000000 0x50000000 1MB Cache flush
  20. * 0xf0000000 0x80000000 16MB ISA memory
  21. */
  22. #define XBUS_SIZE 0x00100000
  23. #define XBUS_BASE 0xff800000
  24. #define ARMCSR_SIZE 0x00100000
  25. #define ARMCSR_BASE 0xfe000000
  26. #define WFLUSH_SIZE 0x00100000
  27. #define WFLUSH_BASE 0xfd000000
  28. #define PCIIACK_SIZE 0x00100000
  29. #define PCIIACK_BASE 0xfc000000
  30. #define PCICFG1_SIZE 0x01000000
  31. #define PCICFG1_BASE 0xfb000000
  32. #define PCICFG0_SIZE 0x01000000
  33. #define PCICFG0_BASE 0xfa000000
  34. #define PCIMEM_SIZE 0x01000000
  35. #define PCIMEM_BASE 0xf0000000
  36. #define XBUS_CS2 0x40012000
  37. #define XBUS_SWITCH ((volatile unsigned char *)(XBUS_BASE + 0x12000))
  38. #define XBUS_SWITCH_SWITCH ((*XBUS_SWITCH) & 15)
  39. #define XBUS_SWITCH_J17_13 ((*XBUS_SWITCH) & (1 << 4))
  40. #define XBUS_SWITCH_J17_11 ((*XBUS_SWITCH) & (1 << 5))
  41. #define XBUS_SWITCH_J17_9 ((*XBUS_SWITCH) & (1 << 6))
  42. #define UNCACHEABLE_ADDR (ARMCSR_BASE + 0x108) /* CSR_ROMBASEMASK */
  43. /* PIC irq control */
  44. #define PIC_LO 0x20
  45. #define PIC_MASK_LO 0x21
  46. #define PIC_HI 0xA0
  47. #define PIC_MASK_HI 0xA1
  48. /* GPIO pins */
  49. #define GPIO_CCLK 0x800
  50. #define GPIO_DSCLK 0x400
  51. #define GPIO_E2CLK 0x200
  52. #define GPIO_IOLOAD 0x100
  53. #define GPIO_RED_LED 0x080
  54. #define GPIO_WDTIMER 0x040
  55. #define GPIO_DATA 0x020
  56. #define GPIO_IOCLK 0x010
  57. #define GPIO_DONE 0x008
  58. #define GPIO_FAN 0x004
  59. #define GPIO_GREEN_LED 0x002
  60. #define GPIO_RESET 0x001
  61. /* CPLD pins */
  62. #define CPLD_DS_ENABLE 8
  63. #define CPLD_7111_DISABLE 4
  64. #define CPLD_UNMUTE 2
  65. #define CPLD_FLASH_WR_ENABLE 1
  66. #ifndef __ASSEMBLY__
  67. extern raw_spinlock_t nw_gpio_lock;
  68. extern void nw_gpio_modify_op(unsigned int mask, unsigned int set);
  69. extern void nw_gpio_modify_io(unsigned int mask, unsigned int in);
  70. extern unsigned int nw_gpio_read(void);
  71. extern void nw_cpld_modify(unsigned int mask, unsigned int set);
  72. #endif
  73. #endif