sa1111.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * arch/arm/include/asm/hardware/sa1111.h
  4. *
  5. * Copyright (C) 2000 John G Dorsey <[email protected]>
  6. *
  7. * This file contains definitions for the SA-1111 Companion Chip.
  8. * (Structure and naming borrowed from SA-1101.h, by Peter Danielsson.)
  9. *
  10. * Macro that calculates real address for registers in the SA-1111
  11. */
  12. #ifndef _ASM_ARCH_SA1111
  13. #define _ASM_ARCH_SA1111
  14. /*
  15. * Don't ask the (SAC) DMA engines to move less than this amount.
  16. */
  17. #define SA1111_SAC_DMA_MIN_XFER (0x800)
  18. /*
  19. * System Bus Interface (SBI)
  20. *
  21. * Registers
  22. * SKCR Control Register
  23. * SMCR Shared Memory Controller Register
  24. * SKID ID Register
  25. */
  26. #define SA1111_SKCR 0x0000
  27. #define SA1111_SMCR 0x0004
  28. #define SA1111_SKID 0x0008
  29. #define SKCR_PLL_BYPASS (1<<0)
  30. #define SKCR_RCLKEN (1<<1)
  31. #define SKCR_SLEEP (1<<2)
  32. #define SKCR_DOZE (1<<3)
  33. #define SKCR_VCO_OFF (1<<4)
  34. #define SKCR_SCANTSTEN (1<<5)
  35. #define SKCR_CLKTSTEN (1<<6)
  36. #define SKCR_RDYEN (1<<7)
  37. #define SKCR_SELAC (1<<8)
  38. #define SKCR_OPPC (1<<9)
  39. #define SKCR_PLLTSTEN (1<<10)
  40. #define SKCR_USBIOTSTEN (1<<11)
  41. /*
  42. * Don't believe the specs! Take them, throw them outside. Leave them
  43. * there for a week. Spit on them. Walk on them. Stamp on them.
  44. * Pour gasoline over them and finally burn them. Now think about coding.
  45. * - The October 1999 errata (278260-007) says its bit 13, 1 to enable.
  46. * - The Feb 2001 errata (278260-010) says that the previous errata
  47. * (278260-009) is wrong, and its bit actually 12, fixed in spec
  48. * 278242-003.
  49. * - The SA1111 manual (278242) says bit 12, but 0 to enable.
  50. * - Reality is bit 13, 1 to enable.
  51. * -- rmk
  52. */
  53. #define SKCR_OE_EN (1<<13)
  54. #define SMCR_DTIM (1<<0)
  55. #define SMCR_MBGE (1<<1)
  56. #define SMCR_DRAC_0 (1<<2)
  57. #define SMCR_DRAC_1 (1<<3)
  58. #define SMCR_DRAC_2 (1<<4)
  59. #define SMCR_DRAC Fld(3, 2)
  60. #define SMCR_CLAT (1<<5)
  61. #define SKID_SIREV_MASK (0x000000f0)
  62. #define SKID_MTREV_MASK (0x0000000f)
  63. #define SKID_ID_MASK (0xffffff00)
  64. #define SKID_SA1111_ID (0x690cc200)
  65. /*
  66. * System Controller
  67. *
  68. * Registers
  69. * SKPCR Power Control Register
  70. * SKCDR Clock Divider Register
  71. * SKAUD Audio Clock Divider Register
  72. * SKPMC PS/2 Mouse Clock Divider Register
  73. * SKPTC PS/2 Track Pad Clock Divider Register
  74. * SKPEN0 PWM0 Enable Register
  75. * SKPWM0 PWM0 Clock Register
  76. * SKPEN1 PWM1 Enable Register
  77. * SKPWM1 PWM1 Clock Register
  78. */
  79. #define SA1111_SKPCR 0x0200
  80. #define SA1111_SKCDR 0x0204
  81. #define SA1111_SKAUD 0x0208
  82. #define SA1111_SKPMC 0x020c
  83. #define SA1111_SKPTC 0x0210
  84. #define SA1111_SKPEN0 0x0214
  85. #define SA1111_SKPWM0 0x0218
  86. #define SA1111_SKPEN1 0x021c
  87. #define SA1111_SKPWM1 0x0220
  88. #define SKPCR_UCLKEN (1<<0)
  89. #define SKPCR_ACCLKEN (1<<1)
  90. #define SKPCR_I2SCLKEN (1<<2)
  91. #define SKPCR_L3CLKEN (1<<3)
  92. #define SKPCR_SCLKEN (1<<4)
  93. #define SKPCR_PMCLKEN (1<<5)
  94. #define SKPCR_PTCLKEN (1<<6)
  95. #define SKPCR_DCLKEN (1<<7)
  96. #define SKPCR_PWMCLKEN (1<<8)
  97. /* USB Host controller */
  98. #define SA1111_USB 0x0400
  99. /*
  100. * Serial Audio Controller
  101. *
  102. * Registers
  103. * SACR0 Serial Audio Common Control Register
  104. * SACR1 Serial Audio Alternate Mode (I2C/MSB) Control Register
  105. * SACR2 Serial Audio AC-link Control Register
  106. * SASR0 Serial Audio I2S/MSB Interface & FIFO Status Register
  107. * SASR1 Serial Audio AC-link Interface & FIFO Status Register
  108. * SASCR Serial Audio Status Clear Register
  109. * L3_CAR L3 Control Bus Address Register
  110. * L3_CDR L3 Control Bus Data Register
  111. * ACCAR AC-link Command Address Register
  112. * ACCDR AC-link Command Data Register
  113. * ACSAR AC-link Status Address Register
  114. * ACSDR AC-link Status Data Register
  115. * SADTCS Serial Audio DMA Transmit Control/Status Register
  116. * SADTSA Serial Audio DMA Transmit Buffer Start Address A
  117. * SADTCA Serial Audio DMA Transmit Buffer Count Register A
  118. * SADTSB Serial Audio DMA Transmit Buffer Start Address B
  119. * SADTCB Serial Audio DMA Transmit Buffer Count Register B
  120. * SADRCS Serial Audio DMA Receive Control/Status Register
  121. * SADRSA Serial Audio DMA Receive Buffer Start Address A
  122. * SADRCA Serial Audio DMA Receive Buffer Count Register A
  123. * SADRSB Serial Audio DMA Receive Buffer Start Address B
  124. * SADRCB Serial Audio DMA Receive Buffer Count Register B
  125. * SAITR Serial Audio Interrupt Test Register
  126. * SADR Serial Audio Data Register (16 x 32-bit)
  127. */
  128. #define SA1111_SERAUDIO 0x0600
  129. /*
  130. * These are offsets from the above base.
  131. */
  132. #define SA1111_SACR0 0x00
  133. #define SA1111_SACR1 0x04
  134. #define SA1111_SACR2 0x08
  135. #define SA1111_SASR0 0x0c
  136. #define SA1111_SASR1 0x10
  137. #define SA1111_SASCR 0x18
  138. #define SA1111_L3_CAR 0x1c
  139. #define SA1111_L3_CDR 0x20
  140. #define SA1111_ACCAR 0x24
  141. #define SA1111_ACCDR 0x28
  142. #define SA1111_ACSAR 0x2c
  143. #define SA1111_ACSDR 0x30
  144. #define SA1111_SADTCS 0x34
  145. #define SA1111_SADTSA 0x38
  146. #define SA1111_SADTCA 0x3c
  147. #define SA1111_SADTSB 0x40
  148. #define SA1111_SADTCB 0x44
  149. #define SA1111_SADRCS 0x48
  150. #define SA1111_SADRSA 0x4c
  151. #define SA1111_SADRCA 0x50
  152. #define SA1111_SADRSB 0x54
  153. #define SA1111_SADRCB 0x58
  154. #define SA1111_SAITR 0x5c
  155. #define SA1111_SADR 0x80
  156. #ifndef CONFIG_ARCH_PXA
  157. #define SACR0_ENB (1<<0)
  158. #define SACR0_BCKD (1<<2)
  159. #define SACR0_RST (1<<3)
  160. #define SACR1_AMSL (1<<0)
  161. #define SACR1_L3EN (1<<1)
  162. #define SACR1_L3MB (1<<2)
  163. #define SACR1_DREC (1<<3)
  164. #define SACR1_DRPL (1<<4)
  165. #define SACR1_ENLBF (1<<5)
  166. #define SACR2_TS3V (1<<0)
  167. #define SACR2_TS4V (1<<1)
  168. #define SACR2_WKUP (1<<2)
  169. #define SACR2_DREC (1<<3)
  170. #define SACR2_DRPL (1<<4)
  171. #define SACR2_ENLBF (1<<5)
  172. #define SACR2_RESET (1<<6)
  173. #define SASR0_TNF (1<<0)
  174. #define SASR0_RNE (1<<1)
  175. #define SASR0_BSY (1<<2)
  176. #define SASR0_TFS (1<<3)
  177. #define SASR0_RFS (1<<4)
  178. #define SASR0_TUR (1<<5)
  179. #define SASR0_ROR (1<<6)
  180. #define SASR0_L3WD (1<<16)
  181. #define SASR0_L3RD (1<<17)
  182. #define SASR1_TNF (1<<0)
  183. #define SASR1_RNE (1<<1)
  184. #define SASR1_BSY (1<<2)
  185. #define SASR1_TFS (1<<3)
  186. #define SASR1_RFS (1<<4)
  187. #define SASR1_TUR (1<<5)
  188. #define SASR1_ROR (1<<6)
  189. #define SASR1_CADT (1<<16)
  190. #define SASR1_SADR (1<<17)
  191. #define SASR1_RSTO (1<<18)
  192. #define SASR1_CLPM (1<<19)
  193. #define SASR1_CRDY (1<<20)
  194. #define SASR1_RS3V (1<<21)
  195. #define SASR1_RS4V (1<<22)
  196. #define SASCR_TUR (1<<5)
  197. #define SASCR_ROR (1<<6)
  198. #define SASCR_DTS (1<<16)
  199. #define SASCR_RDD (1<<17)
  200. #define SASCR_STO (1<<18)
  201. #define SADTCS_TDEN (1<<0)
  202. #define SADTCS_TDIE (1<<1)
  203. #define SADTCS_TDBDA (1<<3)
  204. #define SADTCS_TDSTA (1<<4)
  205. #define SADTCS_TDBDB (1<<5)
  206. #define SADTCS_TDSTB (1<<6)
  207. #define SADTCS_TBIU (1<<7)
  208. #define SADRCS_RDEN (1<<0)
  209. #define SADRCS_RDIE (1<<1)
  210. #define SADRCS_RDBDA (1<<3)
  211. #define SADRCS_RDSTA (1<<4)
  212. #define SADRCS_RDBDB (1<<5)
  213. #define SADRCS_RDSTB (1<<6)
  214. #define SADRCS_RBIU (1<<7)
  215. #define SAD_CS_DEN (1<<0)
  216. #define SAD_CS_DIE (1<<1) /* Not functional on metal 1 */
  217. #define SAD_CS_DBDA (1<<3) /* Not functional on metal 1 */
  218. #define SAD_CS_DSTA (1<<4)
  219. #define SAD_CS_DBDB (1<<5) /* Not functional on metal 1 */
  220. #define SAD_CS_DSTB (1<<6)
  221. #define SAD_CS_BIU (1<<7) /* Not functional on metal 1 */
  222. #define SAITR_TFS (1<<0)
  223. #define SAITR_RFS (1<<1)
  224. #define SAITR_TUR (1<<2)
  225. #define SAITR_ROR (1<<3)
  226. #define SAITR_CADT (1<<4)
  227. #define SAITR_SADR (1<<5)
  228. #define SAITR_RSTO (1<<6)
  229. #define SAITR_TDBDA (1<<8)
  230. #define SAITR_TDBDB (1<<9)
  231. #define SAITR_RDBDA (1<<10)
  232. #define SAITR_RDBDB (1<<11)
  233. #endif /* !CONFIG_ARCH_PXA */
  234. /*
  235. * General-Purpose I/O Interface
  236. *
  237. * Registers
  238. * PA_DDR GPIO Block A Data Direction
  239. * PA_DRR/PA_DWR GPIO Block A Data Value Register (read/write)
  240. * PA_SDR GPIO Block A Sleep Direction
  241. * PA_SSR GPIO Block A Sleep State
  242. * PB_DDR GPIO Block B Data Direction
  243. * PB_DRR/PB_DWR GPIO Block B Data Value Register (read/write)
  244. * PB_SDR GPIO Block B Sleep Direction
  245. * PB_SSR GPIO Block B Sleep State
  246. * PC_DDR GPIO Block C Data Direction
  247. * PC_DRR/PC_DWR GPIO Block C Data Value Register (read/write)
  248. * PC_SDR GPIO Block C Sleep Direction
  249. * PC_SSR GPIO Block C Sleep State
  250. */
  251. #define SA1111_GPIO 0x1000
  252. #define SA1111_GPIO_PADDR (0x000)
  253. #define SA1111_GPIO_PADRR (0x004)
  254. #define SA1111_GPIO_PADWR (0x004)
  255. #define SA1111_GPIO_PASDR (0x008)
  256. #define SA1111_GPIO_PASSR (0x00c)
  257. #define SA1111_GPIO_PBDDR (0x010)
  258. #define SA1111_GPIO_PBDRR (0x014)
  259. #define SA1111_GPIO_PBDWR (0x014)
  260. #define SA1111_GPIO_PBSDR (0x018)
  261. #define SA1111_GPIO_PBSSR (0x01c)
  262. #define SA1111_GPIO_PCDDR (0x020)
  263. #define SA1111_GPIO_PCDRR (0x024)
  264. #define SA1111_GPIO_PCDWR (0x024)
  265. #define SA1111_GPIO_PCSDR (0x028)
  266. #define SA1111_GPIO_PCSSR (0x02c)
  267. #define GPIO_A0 (1 << 0)
  268. #define GPIO_A1 (1 << 1)
  269. #define GPIO_A2 (1 << 2)
  270. #define GPIO_A3 (1 << 3)
  271. #define GPIO_B0 (1 << 8)
  272. #define GPIO_B1 (1 << 9)
  273. #define GPIO_B2 (1 << 10)
  274. #define GPIO_B3 (1 << 11)
  275. #define GPIO_B4 (1 << 12)
  276. #define GPIO_B5 (1 << 13)
  277. #define GPIO_B6 (1 << 14)
  278. #define GPIO_B7 (1 << 15)
  279. #define GPIO_C0 (1 << 16)
  280. #define GPIO_C1 (1 << 17)
  281. #define GPIO_C2 (1 << 18)
  282. #define GPIO_C3 (1 << 19)
  283. #define GPIO_C4 (1 << 20)
  284. #define GPIO_C5 (1 << 21)
  285. #define GPIO_C6 (1 << 22)
  286. #define GPIO_C7 (1 << 23)
  287. /*
  288. * Interrupt Controller
  289. *
  290. * Registers
  291. * INTTEST0 Test register 0
  292. * INTTEST1 Test register 1
  293. * INTEN0 Interrupt Enable register 0
  294. * INTEN1 Interrupt Enable register 1
  295. * INTPOL0 Interrupt Polarity selection 0
  296. * INTPOL1 Interrupt Polarity selection 1
  297. * INTTSTSEL Interrupt source selection
  298. * INTSTATCLR0 Interrupt Status/Clear 0
  299. * INTSTATCLR1 Interrupt Status/Clear 1
  300. * INTSET0 Interrupt source set 0
  301. * INTSET1 Interrupt source set 1
  302. * WAKE_EN0 Wake-up source enable 0
  303. * WAKE_EN1 Wake-up source enable 1
  304. * WAKE_POL0 Wake-up polarity selection 0
  305. * WAKE_POL1 Wake-up polarity selection 1
  306. */
  307. #define SA1111_INTC 0x1600
  308. /*
  309. * These are offsets from the above base.
  310. */
  311. #define SA1111_INTTEST0 0x0000
  312. #define SA1111_INTTEST1 0x0004
  313. #define SA1111_INTEN0 0x0008
  314. #define SA1111_INTEN1 0x000c
  315. #define SA1111_INTPOL0 0x0010
  316. #define SA1111_INTPOL1 0x0014
  317. #define SA1111_INTTSTSEL 0x0018
  318. #define SA1111_INTSTATCLR0 0x001c
  319. #define SA1111_INTSTATCLR1 0x0020
  320. #define SA1111_INTSET0 0x0024
  321. #define SA1111_INTSET1 0x0028
  322. #define SA1111_WAKEEN0 0x002c
  323. #define SA1111_WAKEEN1 0x0030
  324. #define SA1111_WAKEPOL0 0x0034
  325. #define SA1111_WAKEPOL1 0x0038
  326. /* PS/2 Trackpad and Mouse Interfaces */
  327. #define SA1111_KBD 0x0a00
  328. #define SA1111_MSE 0x0c00
  329. /* PCMCIA Interface */
  330. #define SA1111_PCMCIA 0x1600
  331. extern struct bus_type sa1111_bus_type;
  332. #define SA1111_DEVID_SBI (1 << 0)
  333. #define SA1111_DEVID_SK (1 << 1)
  334. #define SA1111_DEVID_USB (1 << 2)
  335. #define SA1111_DEVID_SAC (1 << 3)
  336. #define SA1111_DEVID_SSP (1 << 4)
  337. #define SA1111_DEVID_PS2 (3 << 5)
  338. #define SA1111_DEVID_PS2_KBD (1 << 5)
  339. #define SA1111_DEVID_PS2_MSE (1 << 6)
  340. #define SA1111_DEVID_GPIO (1 << 7)
  341. #define SA1111_DEVID_INT (1 << 8)
  342. #define SA1111_DEVID_PCMCIA (1 << 9)
  343. struct sa1111_dev {
  344. struct device dev;
  345. unsigned int devid;
  346. struct resource res;
  347. void __iomem *mapbase;
  348. unsigned int skpcr_mask;
  349. unsigned int hwirq[6];
  350. u64 dma_mask;
  351. };
  352. #define to_sa1111_device(x) container_of(x, struct sa1111_dev, dev)
  353. #define sa1111_get_drvdata(d) dev_get_drvdata(&(d)->dev)
  354. #define sa1111_set_drvdata(d,p) dev_set_drvdata(&(d)->dev, p)
  355. struct sa1111_driver {
  356. struct device_driver drv;
  357. unsigned int devid;
  358. int (*probe)(struct sa1111_dev *);
  359. void (*remove)(struct sa1111_dev *);
  360. };
  361. #define SA1111_DRV(_d) container_of((_d), struct sa1111_driver, drv)
  362. #define SA1111_DRIVER_NAME(_sadev) ((_sadev)->dev.driver->name)
  363. /*
  364. * These frob the SKPCR register, and call platform specific
  365. * enable/disable functions.
  366. */
  367. int sa1111_enable_device(struct sa1111_dev *);
  368. void sa1111_disable_device(struct sa1111_dev *);
  369. int sa1111_get_irq(struct sa1111_dev *, unsigned num);
  370. unsigned int sa1111_pll_clock(struct sa1111_dev *);
  371. #define SA1111_AUDIO_ACLINK 0
  372. #define SA1111_AUDIO_I2S 1
  373. void sa1111_select_audio_mode(struct sa1111_dev *sadev, int mode);
  374. int sa1111_set_audio_rate(struct sa1111_dev *sadev, int rate);
  375. int sa1111_get_audio_rate(struct sa1111_dev *sadev);
  376. int sa1111_check_dma_bug(dma_addr_t addr);
  377. int sa1111_driver_register(struct sa1111_driver *);
  378. void sa1111_driver_unregister(struct sa1111_driver *);
  379. struct sa1111_platform_data {
  380. int irq_base; /* base for cascaded on-chip IRQs */
  381. unsigned disable_devs;
  382. void *data;
  383. int (*enable)(void *, unsigned);
  384. void (*disable)(void *, unsigned);
  385. };
  386. #endif /* _ASM_ARCH_SA1111 */