cache-l2x0.h 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * arch/arm/include/asm/hardware/cache-l2x0.h
  4. *
  5. * Copyright (C) 2007 ARM Limited
  6. */
  7. #ifndef __ASM_ARM_HARDWARE_L2X0_H
  8. #define __ASM_ARM_HARDWARE_L2X0_H
  9. #include <linux/errno.h>
  10. #define L2X0_CACHE_ID 0x000
  11. #define L2X0_CACHE_TYPE 0x004
  12. #define L2X0_CTRL 0x100
  13. #define L2X0_AUX_CTRL 0x104
  14. #define L310_TAG_LATENCY_CTRL 0x108
  15. #define L310_DATA_LATENCY_CTRL 0x10C
  16. #define L2X0_EVENT_CNT_CTRL 0x200
  17. #define L2X0_EVENT_CNT1_CFG 0x204
  18. #define L2X0_EVENT_CNT0_CFG 0x208
  19. #define L2X0_EVENT_CNT1_VAL 0x20C
  20. #define L2X0_EVENT_CNT0_VAL 0x210
  21. #define L2X0_INTR_MASK 0x214
  22. #define L2X0_MASKED_INTR_STAT 0x218
  23. #define L2X0_RAW_INTR_STAT 0x21C
  24. #define L2X0_INTR_CLEAR 0x220
  25. #define L2X0_CACHE_SYNC 0x730
  26. #define L2X0_DUMMY_REG 0x740
  27. #define L2X0_INV_LINE_PA 0x770
  28. #define L2X0_INV_WAY 0x77C
  29. #define L2X0_CLEAN_LINE_PA 0x7B0
  30. #define L2X0_CLEAN_LINE_IDX 0x7B8
  31. #define L2X0_CLEAN_WAY 0x7BC
  32. #define L2X0_CLEAN_INV_LINE_PA 0x7F0
  33. #define L2X0_CLEAN_INV_LINE_IDX 0x7F8
  34. #define L2X0_CLEAN_INV_WAY 0x7FC
  35. /*
  36. * The lockdown registers repeat 8 times for L310, the L210 has only one
  37. * D and one I lockdown register at 0x0900 and 0x0904.
  38. */
  39. #define L2X0_LOCKDOWN_WAY_D_BASE 0x900
  40. #define L2X0_LOCKDOWN_WAY_I_BASE 0x904
  41. #define L2X0_LOCKDOWN_STRIDE 0x08
  42. #define L310_ADDR_FILTER_START 0xC00
  43. #define L310_ADDR_FILTER_END 0xC04
  44. #define L2X0_TEST_OPERATION 0xF00
  45. #define L2X0_LINE_DATA 0xF10
  46. #define L2X0_LINE_TAG 0xF30
  47. #define L2X0_DEBUG_CTRL 0xF40
  48. #define L310_PREFETCH_CTRL 0xF60
  49. #define L310_POWER_CTRL 0xF80
  50. #define L310_DYNAMIC_CLK_GATING_EN (1 << 1)
  51. #define L310_STNDBY_MODE_EN (1 << 0)
  52. /* Registers shifts and masks */
  53. #define L2X0_CACHE_ID_PART_MASK (0xf << 6)
  54. #define L2X0_CACHE_ID_PART_L210 (1 << 6)
  55. #define L2X0_CACHE_ID_PART_L220 (2 << 6)
  56. #define L2X0_CACHE_ID_PART_L310 (3 << 6)
  57. #define L2X0_CACHE_ID_RTL_MASK 0x3f
  58. #define L210_CACHE_ID_RTL_R0P2_02 0x00
  59. #define L210_CACHE_ID_RTL_R0P1 0x01
  60. #define L210_CACHE_ID_RTL_R0P2_01 0x02
  61. #define L210_CACHE_ID_RTL_R0P3 0x03
  62. #define L210_CACHE_ID_RTL_R0P4 0x0b
  63. #define L210_CACHE_ID_RTL_R0P5 0x0f
  64. #define L220_CACHE_ID_RTL_R1P7_01REL0 0x06
  65. #define L310_CACHE_ID_RTL_R0P0 0x00
  66. #define L310_CACHE_ID_RTL_R1P0 0x02
  67. #define L310_CACHE_ID_RTL_R2P0 0x04
  68. #define L310_CACHE_ID_RTL_R3P0 0x05
  69. #define L310_CACHE_ID_RTL_R3P1 0x06
  70. #define L310_CACHE_ID_RTL_R3P1_50REL0 0x07
  71. #define L310_CACHE_ID_RTL_R3P2 0x08
  72. #define L310_CACHE_ID_RTL_R3P3 0x09
  73. #define L2X0_EVENT_CNT_CTRL_ENABLE BIT(0)
  74. #define L2X0_EVENT_CNT_CFG_SRC_SHIFT 2
  75. #define L2X0_EVENT_CNT_CFG_SRC_MASK 0xf
  76. #define L2X0_EVENT_CNT_CFG_SRC_DISABLED 0
  77. #define L2X0_EVENT_CNT_CFG_INT_DISABLED 0
  78. #define L2X0_EVENT_CNT_CFG_INT_INCR 1
  79. #define L2X0_EVENT_CNT_CFG_INT_OVERFLOW 2
  80. /* L2C auxiliary control register - bits common to L2C-210/220/310 */
  81. #define L2C_AUX_CTRL_WAY_SIZE_SHIFT 17
  82. #define L2C_AUX_CTRL_WAY_SIZE_MASK (7 << 17)
  83. #define L2C_AUX_CTRL_WAY_SIZE(n) ((n) << 17)
  84. #define L2C_AUX_CTRL_EVTMON_ENABLE BIT(20)
  85. #define L2C_AUX_CTRL_PARITY_ENABLE BIT(21)
  86. #define L2C_AUX_CTRL_SHARED_OVERRIDE BIT(22)
  87. /* L2C-210/220 common bits */
  88. #define L2X0_AUX_CTRL_DATA_RD_LATENCY_SHIFT 0
  89. #define L2X0_AUX_CTRL_DATA_RD_LATENCY_MASK (7 << 0)
  90. #define L2X0_AUX_CTRL_DATA_WR_LATENCY_SHIFT 3
  91. #define L2X0_AUX_CTRL_DATA_WR_LATENCY_MASK (7 << 3)
  92. #define L2X0_AUX_CTRL_TAG_LATENCY_SHIFT 6
  93. #define L2X0_AUX_CTRL_TAG_LATENCY_MASK (7 << 6)
  94. #define L2X0_AUX_CTRL_DIRTY_LATENCY_SHIFT 9
  95. #define L2X0_AUX_CTRL_DIRTY_LATENCY_MASK (7 << 9)
  96. #define L2X0_AUX_CTRL_ASSOC_SHIFT 13
  97. #define L2X0_AUX_CTRL_ASSOC_MASK (15 << 13)
  98. /* L2C-210 specific bits */
  99. #define L210_AUX_CTRL_WRAP_DISABLE BIT(12)
  100. #define L210_AUX_CTRL_WA_OVERRIDE BIT(23)
  101. #define L210_AUX_CTRL_EXCLUSIVE_ABORT BIT(24)
  102. /* L2C-220 specific bits */
  103. #define L220_AUX_CTRL_EXCLUSIVE_CACHE BIT(12)
  104. #define L220_AUX_CTRL_FWA_SHIFT 23
  105. #define L220_AUX_CTRL_FWA_MASK (3 << 23)
  106. #define L220_AUX_CTRL_NS_LOCKDOWN BIT(26)
  107. #define L220_AUX_CTRL_NS_INT_CTRL BIT(27)
  108. /* L2C-310 specific bits */
  109. #define L310_AUX_CTRL_FULL_LINE_ZERO BIT(0) /* R2P0+ */
  110. #define L310_AUX_CTRL_HIGHPRIO_SO_DEV BIT(10) /* R2P0+ */
  111. #define L310_AUX_CTRL_STORE_LIMITATION BIT(11) /* R2P0+ */
  112. #define L310_AUX_CTRL_EXCLUSIVE_CACHE BIT(12)
  113. #define L310_AUX_CTRL_ASSOCIATIVITY_16 BIT(16)
  114. #define L310_AUX_CTRL_FWA_SHIFT 23
  115. #define L310_AUX_CTRL_FWA_MASK (3 << 23)
  116. #define L310_AUX_CTRL_CACHE_REPLACE_RR BIT(25) /* R2P0+ */
  117. #define L310_AUX_CTRL_NS_LOCKDOWN BIT(26)
  118. #define L310_AUX_CTRL_NS_INT_CTRL BIT(27)
  119. #define L310_AUX_CTRL_DATA_PREFETCH BIT(28)
  120. #define L310_AUX_CTRL_INSTR_PREFETCH BIT(29)
  121. #define L310_AUX_CTRL_EARLY_BRESP BIT(30) /* R2P0+ */
  122. #define L310_LATENCY_CTRL_SETUP(n) ((n) << 0)
  123. #define L310_LATENCY_CTRL_RD(n) ((n) << 4)
  124. #define L310_LATENCY_CTRL_WR(n) ((n) << 8)
  125. #define L310_ADDR_FILTER_EN 1
  126. #define L310_PREFETCH_CTRL_OFFSET_MASK 0x1f
  127. #define L310_PREFETCH_CTRL_DBL_LINEFILL_INCR BIT(23)
  128. #define L310_PREFETCH_CTRL_PREFETCH_DROP BIT(24)
  129. #define L310_PREFETCH_CTRL_DBL_LINEFILL_WRAP BIT(27)
  130. #define L310_PREFETCH_CTRL_DATA_PREFETCH BIT(28)
  131. #define L310_PREFETCH_CTRL_INSTR_PREFETCH BIT(29)
  132. #define L310_PREFETCH_CTRL_DBL_LINEFILL BIT(30)
  133. #define L2X0_CTRL_EN 1
  134. #define L2X0_WAY_SIZE_SHIFT 3
  135. #ifndef __ASSEMBLY__
  136. extern void __init l2x0_init(void __iomem *base, u32 aux_val, u32 aux_mask);
  137. #if defined(CONFIG_CACHE_L2X0) && defined(CONFIG_OF)
  138. extern int l2x0_of_init(u32 aux_val, u32 aux_mask);
  139. #else
  140. static inline int l2x0_of_init(u32 aux_val, u32 aux_mask)
  141. {
  142. return -ENODEV;
  143. }
  144. #endif
  145. #ifdef CONFIG_CACHE_L2X0_PMU
  146. void l2x0_pmu_register(void __iomem *base, u32 part);
  147. void l2x0_pmu_suspend(void);
  148. void l2x0_pmu_resume(void);
  149. #else
  150. static inline void l2x0_pmu_register(void __iomem *base, u32 part) {}
  151. static inline void l2x0_pmu_suspend(void) {}
  152. static inline void l2x0_pmu_resume(void) {}
  153. #endif
  154. struct l2x0_regs {
  155. unsigned long phy_base;
  156. unsigned long aux_ctrl;
  157. /*
  158. * Whether the following registers need to be saved/restored
  159. * depends on platform
  160. */
  161. unsigned long tag_latency;
  162. unsigned long data_latency;
  163. unsigned long filter_start;
  164. unsigned long filter_end;
  165. unsigned long prefetch_ctrl;
  166. unsigned long pwr_ctrl;
  167. unsigned long ctrl;
  168. unsigned long aux2_ctrl;
  169. };
  170. extern struct l2x0_regs l2x0_saved_regs;
  171. #endif /* __ASSEMBLY__ */
  172. #endif