vexpress-v2p-ca15-tc1.dts 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * ARM Ltd. Versatile Express
  4. *
  5. * CoreTile Express A15x2 (version with Test Chip 1)
  6. * Cortex-A15 MPCore (V2P-CA15)
  7. *
  8. * HBI-0237A
  9. */
  10. /dts-v1/;
  11. #include "vexpress-v2m-rs1.dtsi"
  12. / {
  13. model = "V2P-CA15";
  14. arm,hbi = <0x237>;
  15. arm,vexpress,site = <0xf>;
  16. compatible = "arm,vexpress,v2p-ca15,tc1", "arm,vexpress,v2p-ca15", "arm,vexpress";
  17. interrupt-parent = <&gic>;
  18. #address-cells = <2>;
  19. #size-cells = <2>;
  20. chosen { };
  21. aliases {
  22. serial0 = &v2m_serial0;
  23. serial1 = &v2m_serial1;
  24. serial2 = &v2m_serial2;
  25. serial3 = &v2m_serial3;
  26. i2c0 = &v2m_i2c_dvi;
  27. i2c1 = &v2m_i2c_pcie;
  28. };
  29. cpus {
  30. #address-cells = <1>;
  31. #size-cells = <0>;
  32. cpu@0 {
  33. device_type = "cpu";
  34. compatible = "arm,cortex-a15";
  35. reg = <0>;
  36. };
  37. cpu@1 {
  38. device_type = "cpu";
  39. compatible = "arm,cortex-a15";
  40. reg = <1>;
  41. };
  42. };
  43. memory@80000000 {
  44. device_type = "memory";
  45. reg = <0 0x80000000 0 0x40000000>;
  46. };
  47. reserved-memory {
  48. #address-cells = <2>;
  49. #size-cells = <2>;
  50. ranges;
  51. /* Chipselect 2 is physically at 0x18000000 */
  52. vram: vram@18000000 {
  53. /* 8 MB of designated video RAM */
  54. compatible = "shared-dma-pool";
  55. reg = <0 0x18000000 0 0x00800000>;
  56. no-map;
  57. };
  58. };
  59. hdlcd@2b000000 {
  60. compatible = "arm,hdlcd";
  61. reg = <0 0x2b000000 0 0x1000>;
  62. interrupts = <0 85 4>;
  63. clocks = <&hdlcd_clk>;
  64. clock-names = "pxlclk";
  65. };
  66. memory-controller@2b0a0000 {
  67. compatible = "arm,pl341", "arm,primecell";
  68. reg = <0 0x2b0a0000 0 0x1000>;
  69. clocks = <&sys_pll>;
  70. clock-names = "apb_pclk";
  71. };
  72. wdt@2b060000 {
  73. compatible = "arm,sp805", "arm,primecell";
  74. status = "disabled";
  75. reg = <0 0x2b060000 0 0x1000>;
  76. interrupts = <0 98 4>;
  77. clocks = <&sys_pll>, <&sys_pll>;
  78. clock-names = "wdog_clk", "apb_pclk";
  79. };
  80. gic: interrupt-controller@2c001000 {
  81. compatible = "arm,cortex-a15-gic", "arm,cortex-a9-gic";
  82. #interrupt-cells = <3>;
  83. #address-cells = <0>;
  84. interrupt-controller;
  85. reg = <0 0x2c001000 0 0x1000>,
  86. <0 0x2c002000 0 0x2000>,
  87. <0 0x2c004000 0 0x2000>,
  88. <0 0x2c006000 0 0x2000>;
  89. interrupts = <1 9 0xf04>;
  90. };
  91. memory-controller@7ffd0000 {
  92. compatible = "arm,pl354", "arm,primecell";
  93. reg = <0 0x7ffd0000 0 0x1000>;
  94. interrupts = <0 86 4>,
  95. <0 87 4>;
  96. clocks = <&sys_pll>;
  97. clock-names = "apb_pclk";
  98. };
  99. dma@7ffb0000 {
  100. compatible = "arm,pl330", "arm,primecell";
  101. reg = <0 0x7ffb0000 0 0x1000>;
  102. interrupts = <0 92 4>,
  103. <0 88 4>,
  104. <0 89 4>,
  105. <0 90 4>,
  106. <0 91 4>;
  107. clocks = <&sys_pll>;
  108. clock-names = "apb_pclk";
  109. };
  110. timer {
  111. compatible = "arm,armv7-timer";
  112. interrupts = <1 13 0xf08>,
  113. <1 14 0xf08>,
  114. <1 11 0xf08>,
  115. <1 10 0xf08>;
  116. };
  117. pmu {
  118. compatible = "arm,cortex-a15-pmu";
  119. interrupts = <0 68 4>,
  120. <0 69 4>;
  121. };
  122. dcc {
  123. compatible = "arm,vexpress,config-bus";
  124. arm,vexpress,config-bridge = <&v2m_sysreg>;
  125. oscclk0 {
  126. /* CPU PLL reference clock */
  127. compatible = "arm,vexpress-osc";
  128. arm,vexpress-sysreg,func = <1 0>;
  129. freq-range = <50000000 60000000>;
  130. #clock-cells = <0>;
  131. clock-output-names = "oscclk0";
  132. };
  133. oscclk4 {
  134. /* Multiplexed AXI master clock */
  135. compatible = "arm,vexpress-osc";
  136. arm,vexpress-sysreg,func = <1 4>;
  137. freq-range = <20000000 40000000>;
  138. #clock-cells = <0>;
  139. clock-output-names = "oscclk4";
  140. };
  141. hdlcd_clk: oscclk5 {
  142. /* HDLCD PLL reference clock */
  143. compatible = "arm,vexpress-osc";
  144. arm,vexpress-sysreg,func = <1 5>;
  145. freq-range = <23750000 165000000>;
  146. #clock-cells = <0>;
  147. clock-output-names = "oscclk5";
  148. };
  149. smbclk: oscclk6 {
  150. /* SMB clock */
  151. compatible = "arm,vexpress-osc";
  152. arm,vexpress-sysreg,func = <1 6>;
  153. freq-range = <20000000 50000000>;
  154. #clock-cells = <0>;
  155. clock-output-names = "oscclk6";
  156. };
  157. sys_pll: oscclk7 {
  158. /* SYS PLL reference clock */
  159. compatible = "arm,vexpress-osc";
  160. arm,vexpress-sysreg,func = <1 7>;
  161. freq-range = <20000000 60000000>;
  162. #clock-cells = <0>;
  163. clock-output-names = "oscclk7";
  164. };
  165. oscclk8 {
  166. /* DDR2 PLL reference clock */
  167. compatible = "arm,vexpress-osc";
  168. arm,vexpress-sysreg,func = <1 8>;
  169. freq-range = <40000000 40000000>;
  170. #clock-cells = <0>;
  171. clock-output-names = "oscclk8";
  172. };
  173. volt-cores {
  174. /* CPU core voltage */
  175. compatible = "arm,vexpress-volt";
  176. arm,vexpress-sysreg,func = <2 0>;
  177. regulator-name = "Cores";
  178. regulator-min-microvolt = <800000>;
  179. regulator-max-microvolt = <1050000>;
  180. regulator-always-on;
  181. label = "Cores";
  182. };
  183. amp-cores {
  184. /* Total current for the two cores */
  185. compatible = "arm,vexpress-amp";
  186. arm,vexpress-sysreg,func = <3 0>;
  187. label = "Cores";
  188. };
  189. temp-dcc {
  190. /* DCC internal temperature */
  191. compatible = "arm,vexpress-temp";
  192. arm,vexpress-sysreg,func = <4 0>;
  193. label = "DCC";
  194. };
  195. power-cores {
  196. /* Total power */
  197. compatible = "arm,vexpress-power";
  198. arm,vexpress-sysreg,func = <12 0>;
  199. label = "Cores";
  200. };
  201. energy {
  202. /* Total energy */
  203. compatible = "arm,vexpress-energy";
  204. arm,vexpress-sysreg,func = <13 0>;
  205. label = "Cores";
  206. };
  207. };
  208. bus@8000000 {
  209. ranges = <0x8000000 0 0x8000000 0x18000000>;
  210. };
  211. site2: hsb@40000000 {
  212. compatible = "simple-bus";
  213. #address-cells = <1>;
  214. #size-cells = <1>;
  215. ranges = <0 0 0x40000000 0x3fef0000>;
  216. #interrupt-cells = <1>;
  217. interrupt-map-mask = <0 3>;
  218. interrupt-map = <0 0 &gic 0 36 4>,
  219. <0 1 &gic 0 37 4>,
  220. <0 2 &gic 0 38 4>,
  221. <0 3 &gic 0 39 4>;
  222. };
  223. };