stm32h743.dtsi 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733
  1. /*
  2. * Copyright 2017 - Alexandre Torgue <[email protected]>
  3. *
  4. * This file is dual-licensed: you can use it either under the terms
  5. * of the GPL or the X11 license, at your option. Note that this dual
  6. * licensing only applies to this file, and not this project as a
  7. * whole.
  8. *
  9. * a) This file is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of the
  12. * License, or (at your option) any later version.
  13. *
  14. * This file is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * Or, alternatively,
  20. *
  21. * b) Permission is hereby granted, free of charge, to any person
  22. * obtaining a copy of this software and associated documentation
  23. * files (the "Software"), to deal in the Software without
  24. * restriction, including without limitation the rights to use,
  25. * copy, modify, merge, publish, distribute, sublicense, and/or
  26. * sell copies of the Software, and to permit persons to whom the
  27. * Software is furnished to do so, subject to the following
  28. * conditions:
  29. *
  30. * The above copyright notice and this permission notice shall be
  31. * included in all copies or substantial portions of the Software.
  32. *
  33. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  34. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
  35. * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  36. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
  37. * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
  38. * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  39. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  40. * OTHER DEALINGS IN THE SOFTWARE.
  41. */
  42. #include "armv7-m.dtsi"
  43. #include <dt-bindings/clock/stm32h7-clks.h>
  44. #include <dt-bindings/mfd/stm32h7-rcc.h>
  45. #include <dt-bindings/interrupt-controller/irq.h>
  46. / {
  47. #address-cells = <1>;
  48. #size-cells = <1>;
  49. clocks {
  50. clk_hse: clk-hse {
  51. #clock-cells = <0>;
  52. compatible = "fixed-clock";
  53. clock-frequency = <0>;
  54. };
  55. clk_lse: clk-lse {
  56. #clock-cells = <0>;
  57. compatible = "fixed-clock";
  58. clock-frequency = <32768>;
  59. };
  60. clk_i2s: i2s_ckin {
  61. #clock-cells = <0>;
  62. compatible = "fixed-clock";
  63. clock-frequency = <0>;
  64. };
  65. };
  66. soc {
  67. timer5: timer@40000c00 {
  68. compatible = "st,stm32-timer";
  69. reg = <0x40000c00 0x400>;
  70. interrupts = <50>;
  71. clocks = <&rcc TIM5_CK>;
  72. };
  73. lptimer1: timer@40002400 {
  74. #address-cells = <1>;
  75. #size-cells = <0>;
  76. compatible = "st,stm32-lptimer";
  77. reg = <0x40002400 0x400>;
  78. clocks = <&rcc LPTIM1_CK>;
  79. clock-names = "mux";
  80. status = "disabled";
  81. pwm {
  82. compatible = "st,stm32-pwm-lp";
  83. #pwm-cells = <3>;
  84. status = "disabled";
  85. };
  86. trigger@0 {
  87. compatible = "st,stm32-lptimer-trigger";
  88. reg = <0>;
  89. status = "disabled";
  90. };
  91. counter {
  92. compatible = "st,stm32-lptimer-counter";
  93. status = "disabled";
  94. };
  95. };
  96. spi2: spi@40003800 {
  97. #address-cells = <1>;
  98. #size-cells = <0>;
  99. compatible = "st,stm32h7-spi";
  100. reg = <0x40003800 0x400>;
  101. interrupts = <36>;
  102. resets = <&rcc STM32H7_APB1L_RESET(SPI2)>;
  103. clocks = <&rcc SPI2_CK>;
  104. status = "disabled";
  105. };
  106. spi3: spi@40003c00 {
  107. #address-cells = <1>;
  108. #size-cells = <0>;
  109. compatible = "st,stm32h7-spi";
  110. reg = <0x40003c00 0x400>;
  111. interrupts = <51>;
  112. resets = <&rcc STM32H7_APB1L_RESET(SPI3)>;
  113. clocks = <&rcc SPI3_CK>;
  114. status = "disabled";
  115. };
  116. usart2: serial@40004400 {
  117. compatible = "st,stm32h7-uart";
  118. reg = <0x40004400 0x400>;
  119. interrupts = <38>;
  120. status = "disabled";
  121. clocks = <&rcc USART2_CK>;
  122. };
  123. usart3: serial@40004800 {
  124. compatible = "st,stm32h7-uart";
  125. reg = <0x40004800 0x400>;
  126. interrupts = <39>;
  127. status = "disabled";
  128. clocks = <&rcc USART3_CK>;
  129. };
  130. uart4: serial@40004c00 {
  131. compatible = "st,stm32h7-uart";
  132. reg = <0x40004c00 0x400>;
  133. interrupts = <52>;
  134. status = "disabled";
  135. clocks = <&rcc UART4_CK>;
  136. };
  137. i2c1: i2c@40005400 {
  138. compatible = "st,stm32f7-i2c";
  139. #address-cells = <1>;
  140. #size-cells = <0>;
  141. reg = <0x40005400 0x400>;
  142. interrupts = <31>,
  143. <32>;
  144. resets = <&rcc STM32H7_APB1L_RESET(I2C1)>;
  145. clocks = <&rcc I2C1_CK>;
  146. status = "disabled";
  147. };
  148. i2c2: i2c@40005800 {
  149. compatible = "st,stm32f7-i2c";
  150. #address-cells = <1>;
  151. #size-cells = <0>;
  152. reg = <0x40005800 0x400>;
  153. interrupts = <33>,
  154. <34>;
  155. resets = <&rcc STM32H7_APB1L_RESET(I2C2)>;
  156. clocks = <&rcc I2C2_CK>;
  157. status = "disabled";
  158. };
  159. i2c3: i2c@40005c00 {
  160. compatible = "st,stm32f7-i2c";
  161. #address-cells = <1>;
  162. #size-cells = <0>;
  163. reg = <0x40005C00 0x400>;
  164. interrupts = <72>,
  165. <73>;
  166. resets = <&rcc STM32H7_APB1L_RESET(I2C3)>;
  167. clocks = <&rcc I2C3_CK>;
  168. status = "disabled";
  169. };
  170. dac: dac@40007400 {
  171. compatible = "st,stm32h7-dac-core";
  172. reg = <0x40007400 0x400>;
  173. clocks = <&rcc DAC12_CK>;
  174. clock-names = "pclk";
  175. #address-cells = <1>;
  176. #size-cells = <0>;
  177. status = "disabled";
  178. dac1: dac@1 {
  179. compatible = "st,stm32-dac";
  180. #io-channel-cells = <1>;
  181. reg = <1>;
  182. status = "disabled";
  183. };
  184. dac2: dac@2 {
  185. compatible = "st,stm32-dac";
  186. #io-channel-cells = <1>;
  187. reg = <2>;
  188. status = "disabled";
  189. };
  190. };
  191. usart1: serial@40011000 {
  192. compatible = "st,stm32h7-uart";
  193. reg = <0x40011000 0x400>;
  194. interrupts = <37>;
  195. status = "disabled";
  196. clocks = <&rcc USART1_CK>;
  197. };
  198. spi1: spi@40013000 {
  199. #address-cells = <1>;
  200. #size-cells = <0>;
  201. compatible = "st,stm32h7-spi";
  202. reg = <0x40013000 0x400>;
  203. interrupts = <35>;
  204. resets = <&rcc STM32H7_APB2_RESET(SPI1)>;
  205. clocks = <&rcc SPI1_CK>;
  206. status = "disabled";
  207. };
  208. spi4: spi@40013400 {
  209. #address-cells = <1>;
  210. #size-cells = <0>;
  211. compatible = "st,stm32h7-spi";
  212. reg = <0x40013400 0x400>;
  213. interrupts = <84>;
  214. resets = <&rcc STM32H7_APB2_RESET(SPI4)>;
  215. clocks = <&rcc SPI4_CK>;
  216. status = "disabled";
  217. };
  218. spi5: spi@40015000 {
  219. #address-cells = <1>;
  220. #size-cells = <0>;
  221. compatible = "st,stm32h7-spi";
  222. reg = <0x40015000 0x400>;
  223. interrupts = <85>;
  224. resets = <&rcc STM32H7_APB2_RESET(SPI5)>;
  225. clocks = <&rcc SPI5_CK>;
  226. status = "disabled";
  227. };
  228. dma1: dma-controller@40020000 {
  229. compatible = "st,stm32-dma";
  230. reg = <0x40020000 0x400>;
  231. interrupts = <11>,
  232. <12>,
  233. <13>,
  234. <14>,
  235. <15>,
  236. <16>,
  237. <17>,
  238. <47>;
  239. clocks = <&rcc DMA1_CK>;
  240. #dma-cells = <4>;
  241. st,mem2mem;
  242. dma-requests = <8>;
  243. status = "disabled";
  244. };
  245. dma2: dma-controller@40020400 {
  246. compatible = "st,stm32-dma";
  247. reg = <0x40020400 0x400>;
  248. interrupts = <56>,
  249. <57>,
  250. <58>,
  251. <59>,
  252. <60>,
  253. <68>,
  254. <69>,
  255. <70>;
  256. clocks = <&rcc DMA2_CK>;
  257. #dma-cells = <4>;
  258. st,mem2mem;
  259. dma-requests = <8>;
  260. status = "disabled";
  261. };
  262. dmamux1: dma-router@40020800 {
  263. compatible = "st,stm32h7-dmamux";
  264. reg = <0x40020800 0x40>;
  265. #dma-cells = <3>;
  266. dma-channels = <16>;
  267. dma-requests = <128>;
  268. dma-masters = <&dma1 &dma2>;
  269. clocks = <&rcc DMA1_CK>;
  270. };
  271. adc_12: adc@40022000 {
  272. compatible = "st,stm32h7-adc-core";
  273. reg = <0x40022000 0x400>;
  274. interrupts = <18>;
  275. clocks = <&rcc ADC12_CK>;
  276. clock-names = "bus";
  277. interrupt-controller;
  278. #interrupt-cells = <1>;
  279. #address-cells = <1>;
  280. #size-cells = <0>;
  281. status = "disabled";
  282. adc1: adc@0 {
  283. compatible = "st,stm32h7-adc";
  284. #io-channel-cells = <1>;
  285. reg = <0x0>;
  286. interrupt-parent = <&adc_12>;
  287. interrupts = <0>;
  288. status = "disabled";
  289. };
  290. adc2: adc@100 {
  291. compatible = "st,stm32h7-adc";
  292. #io-channel-cells = <1>;
  293. reg = <0x100>;
  294. interrupt-parent = <&adc_12>;
  295. interrupts = <1>;
  296. status = "disabled";
  297. };
  298. };
  299. usbotg_hs: usb@40040000 {
  300. compatible = "st,stm32f7-hsotg";
  301. reg = <0x40040000 0x40000>;
  302. interrupts = <77>;
  303. clocks = <&rcc USB1OTG_CK>;
  304. clock-names = "otg";
  305. g-rx-fifo-size = <256>;
  306. g-np-tx-fifo-size = <32>;
  307. g-tx-fifo-size = <128 128 64 64 64 64 32 32>;
  308. status = "disabled";
  309. };
  310. usbotg_fs: usb@40080000 {
  311. compatible = "st,stm32f4x9-fsotg";
  312. reg = <0x40080000 0x40000>;
  313. interrupts = <101>;
  314. clocks = <&rcc USB2OTG_CK>;
  315. clock-names = "otg";
  316. status = "disabled";
  317. };
  318. ltdc: display-controller@50001000 {
  319. compatible = "st,stm32-ltdc";
  320. reg = <0x50001000 0x200>;
  321. interrupts = <88>, <89>;
  322. resets = <&rcc STM32H7_APB3_RESET(LTDC)>;
  323. clocks = <&rcc LTDC_CK>;
  324. clock-names = "lcd";
  325. status = "disabled";
  326. };
  327. mdma1: dma-controller@52000000 {
  328. compatible = "st,stm32h7-mdma";
  329. reg = <0x52000000 0x1000>;
  330. interrupts = <122>;
  331. clocks = <&rcc MDMA_CK>;
  332. #dma-cells = <5>;
  333. dma-channels = <16>;
  334. dma-requests = <32>;
  335. };
  336. sdmmc1: mmc@52007000 {
  337. compatible = "arm,pl18x", "arm,primecell";
  338. arm,primecell-periphid = <0x10153180>;
  339. reg = <0x52007000 0x1000>;
  340. interrupts = <49>;
  341. interrupt-names = "cmd_irq";
  342. clocks = <&rcc SDMMC1_CK>;
  343. clock-names = "apb_pclk";
  344. resets = <&rcc STM32H7_AHB3_RESET(SDMMC1)>;
  345. cap-sd-highspeed;
  346. cap-mmc-highspeed;
  347. max-frequency = <120000000>;
  348. };
  349. sdmmc2: mmc@48022400 {
  350. compatible = "arm,pl18x", "arm,primecell";
  351. arm,primecell-periphid = <0x10153180>;
  352. reg = <0x48022400 0x400>;
  353. interrupts = <124>;
  354. interrupt-names = "cmd_irq";
  355. clocks = <&rcc SDMMC2_CK>;
  356. clock-names = "apb_pclk";
  357. resets = <&rcc STM32H7_AHB2_RESET(SDMMC2)>;
  358. cap-sd-highspeed;
  359. cap-mmc-highspeed;
  360. max-frequency = <120000000>;
  361. status = "disabled";
  362. };
  363. exti: interrupt-controller@58000000 {
  364. compatible = "st,stm32h7-exti";
  365. interrupt-controller;
  366. #interrupt-cells = <2>;
  367. reg = <0x58000000 0x400>;
  368. interrupts = <1>, <2>, <3>, <6>, <7>, <8>, <9>, <10>, <23>, <40>, <41>, <62>, <76>;
  369. };
  370. syscfg: syscon@58000400 {
  371. compatible = "st,stm32-syscfg", "syscon";
  372. reg = <0x58000400 0x400>;
  373. };
  374. spi6: spi@58001400 {
  375. #address-cells = <1>;
  376. #size-cells = <0>;
  377. compatible = "st,stm32h7-spi";
  378. reg = <0x58001400 0x400>;
  379. interrupts = <86>;
  380. resets = <&rcc STM32H7_APB4_RESET(SPI6)>;
  381. clocks = <&rcc SPI6_CK>;
  382. status = "disabled";
  383. };
  384. i2c4: i2c@58001c00 {
  385. compatible = "st,stm32f7-i2c";
  386. #address-cells = <1>;
  387. #size-cells = <0>;
  388. reg = <0x58001C00 0x400>;
  389. interrupts = <95>,
  390. <96>;
  391. resets = <&rcc STM32H7_APB4_RESET(I2C4)>;
  392. clocks = <&rcc I2C4_CK>;
  393. status = "disabled";
  394. };
  395. lptimer2: timer@58002400 {
  396. #address-cells = <1>;
  397. #size-cells = <0>;
  398. compatible = "st,stm32-lptimer";
  399. reg = <0x58002400 0x400>;
  400. clocks = <&rcc LPTIM2_CK>;
  401. clock-names = "mux";
  402. status = "disabled";
  403. pwm {
  404. compatible = "st,stm32-pwm-lp";
  405. #pwm-cells = <3>;
  406. status = "disabled";
  407. };
  408. trigger@1 {
  409. compatible = "st,stm32-lptimer-trigger";
  410. reg = <1>;
  411. status = "disabled";
  412. };
  413. counter {
  414. compatible = "st,stm32-lptimer-counter";
  415. status = "disabled";
  416. };
  417. };
  418. lptimer3: timer@58002800 {
  419. #address-cells = <1>;
  420. #size-cells = <0>;
  421. compatible = "st,stm32-lptimer";
  422. reg = <0x58002800 0x400>;
  423. clocks = <&rcc LPTIM3_CK>;
  424. clock-names = "mux";
  425. status = "disabled";
  426. pwm {
  427. compatible = "st,stm32-pwm-lp";
  428. #pwm-cells = <3>;
  429. status = "disabled";
  430. };
  431. trigger@2 {
  432. compatible = "st,stm32-lptimer-trigger";
  433. reg = <2>;
  434. status = "disabled";
  435. };
  436. };
  437. lptimer4: timer@58002c00 {
  438. compatible = "st,stm32-lptimer";
  439. reg = <0x58002c00 0x400>;
  440. clocks = <&rcc LPTIM4_CK>;
  441. clock-names = "mux";
  442. status = "disabled";
  443. pwm {
  444. compatible = "st,stm32-pwm-lp";
  445. #pwm-cells = <3>;
  446. status = "disabled";
  447. };
  448. };
  449. lptimer5: timer@58003000 {
  450. compatible = "st,stm32-lptimer";
  451. reg = <0x58003000 0x400>;
  452. clocks = <&rcc LPTIM5_CK>;
  453. clock-names = "mux";
  454. status = "disabled";
  455. pwm {
  456. compatible = "st,stm32-pwm-lp";
  457. #pwm-cells = <3>;
  458. status = "disabled";
  459. };
  460. };
  461. vrefbuf: regulator@58003c00 {
  462. compatible = "st,stm32-vrefbuf";
  463. reg = <0x58003C00 0x8>;
  464. clocks = <&rcc VREF_CK>;
  465. regulator-min-microvolt = <1500000>;
  466. regulator-max-microvolt = <2500000>;
  467. status = "disabled";
  468. };
  469. rtc: rtc@58004000 {
  470. compatible = "st,stm32h7-rtc";
  471. reg = <0x58004000 0x400>;
  472. clocks = <&rcc RTCAPB_CK>, <&rcc RTC_CK>;
  473. clock-names = "pclk", "rtc_ck";
  474. assigned-clocks = <&rcc RTC_CK>;
  475. assigned-clock-parents = <&rcc LSE_CK>;
  476. interrupt-parent = <&exti>;
  477. interrupts = <17 IRQ_TYPE_EDGE_RISING>;
  478. st,syscfg = <&pwrcfg 0x00 0x100>;
  479. status = "disabled";
  480. };
  481. rcc: reset-clock-controller@58024400 {
  482. compatible = "st,stm32h743-rcc", "st,stm32-rcc";
  483. reg = <0x58024400 0x400>;
  484. #clock-cells = <1>;
  485. #reset-cells = <1>;
  486. clocks = <&clk_hse>, <&clk_lse>, <&clk_i2s>;
  487. st,syscfg = <&pwrcfg>;
  488. };
  489. pwrcfg: power-config@58024800 {
  490. compatible = "st,stm32-power-config", "syscon";
  491. reg = <0x58024800 0x400>;
  492. };
  493. adc_3: adc@58026000 {
  494. compatible = "st,stm32h7-adc-core";
  495. reg = <0x58026000 0x400>;
  496. interrupts = <127>;
  497. clocks = <&rcc ADC3_CK>;
  498. clock-names = "bus";
  499. interrupt-controller;
  500. #interrupt-cells = <1>;
  501. #address-cells = <1>;
  502. #size-cells = <0>;
  503. status = "disabled";
  504. adc3: adc@0 {
  505. compatible = "st,stm32h7-adc";
  506. #io-channel-cells = <1>;
  507. reg = <0x0>;
  508. interrupt-parent = <&adc_3>;
  509. interrupts = <0>;
  510. status = "disabled";
  511. };
  512. };
  513. mac: ethernet@40028000 {
  514. compatible = "st,stm32-dwmac", "snps,dwmac-4.10a";
  515. reg = <0x40028000 0x8000>;
  516. reg-names = "stmmaceth";
  517. interrupts = <61>;
  518. interrupt-names = "macirq";
  519. clock-names = "stmmaceth", "mac-clk-tx", "mac-clk-rx";
  520. clocks = <&rcc ETH1MAC_CK>, <&rcc ETH1TX_CK>, <&rcc ETH1RX_CK>;
  521. st,syscon = <&syscfg 0x4>;
  522. snps,pbl = <8>;
  523. status = "disabled";
  524. };
  525. pinctrl: pinctrl@58020000 {
  526. #address-cells = <1>;
  527. #size-cells = <1>;
  528. compatible = "st,stm32h743-pinctrl";
  529. ranges = <0 0x58020000 0x3000>;
  530. interrupt-parent = <&exti>;
  531. st,syscfg = <&syscfg 0x8>;
  532. pins-are-numbered;
  533. gpioa: gpio@58020000 {
  534. gpio-controller;
  535. #gpio-cells = <2>;
  536. reg = <0x0 0x400>;
  537. clocks = <&rcc GPIOA_CK>;
  538. st,bank-name = "GPIOA";
  539. interrupt-controller;
  540. #interrupt-cells = <2>;
  541. ngpios = <16>;
  542. gpio-ranges = <&pinctrl 0 0 16>;
  543. };
  544. gpiob: gpio@58020400 {
  545. gpio-controller;
  546. #gpio-cells = <2>;
  547. reg = <0x400 0x400>;
  548. clocks = <&rcc GPIOB_CK>;
  549. st,bank-name = "GPIOB";
  550. interrupt-controller;
  551. #interrupt-cells = <2>;
  552. ngpios = <16>;
  553. gpio-ranges = <&pinctrl 0 16 16>;
  554. };
  555. gpioc: gpio@58020800 {
  556. gpio-controller;
  557. #gpio-cells = <2>;
  558. reg = <0x800 0x400>;
  559. clocks = <&rcc GPIOC_CK>;
  560. st,bank-name = "GPIOC";
  561. interrupt-controller;
  562. #interrupt-cells = <2>;
  563. ngpios = <16>;
  564. gpio-ranges = <&pinctrl 0 32 16>;
  565. };
  566. gpiod: gpio@58020c00 {
  567. gpio-controller;
  568. #gpio-cells = <2>;
  569. reg = <0xc00 0x400>;
  570. clocks = <&rcc GPIOD_CK>;
  571. st,bank-name = "GPIOD";
  572. interrupt-controller;
  573. #interrupt-cells = <2>;
  574. ngpios = <16>;
  575. gpio-ranges = <&pinctrl 0 48 16>;
  576. };
  577. gpioe: gpio@58021000 {
  578. gpio-controller;
  579. #gpio-cells = <2>;
  580. reg = <0x1000 0x400>;
  581. clocks = <&rcc GPIOE_CK>;
  582. st,bank-name = "GPIOE";
  583. interrupt-controller;
  584. #interrupt-cells = <2>;
  585. ngpios = <16>;
  586. gpio-ranges = <&pinctrl 0 64 16>;
  587. };
  588. gpiof: gpio@58021400 {
  589. gpio-controller;
  590. #gpio-cells = <2>;
  591. reg = <0x1400 0x400>;
  592. clocks = <&rcc GPIOF_CK>;
  593. st,bank-name = "GPIOF";
  594. interrupt-controller;
  595. #interrupt-cells = <2>;
  596. ngpios = <16>;
  597. gpio-ranges = <&pinctrl 0 80 16>;
  598. };
  599. gpiog: gpio@58021800 {
  600. gpio-controller;
  601. #gpio-cells = <2>;
  602. reg = <0x1800 0x400>;
  603. clocks = <&rcc GPIOG_CK>;
  604. st,bank-name = "GPIOG";
  605. interrupt-controller;
  606. #interrupt-cells = <2>;
  607. ngpios = <16>;
  608. gpio-ranges = <&pinctrl 0 96 16>;
  609. };
  610. gpioh: gpio@58021c00 {
  611. gpio-controller;
  612. #gpio-cells = <2>;
  613. reg = <0x1c00 0x400>;
  614. clocks = <&rcc GPIOH_CK>;
  615. st,bank-name = "GPIOH";
  616. interrupt-controller;
  617. #interrupt-cells = <2>;
  618. ngpios = <16>;
  619. gpio-ranges = <&pinctrl 0 112 16>;
  620. };
  621. gpioi: gpio@58022000 {
  622. gpio-controller;
  623. #gpio-cells = <2>;
  624. reg = <0x2000 0x400>;
  625. clocks = <&rcc GPIOI_CK>;
  626. st,bank-name = "GPIOI";
  627. interrupt-controller;
  628. #interrupt-cells = <2>;
  629. ngpios = <16>;
  630. gpio-ranges = <&pinctrl 0 128 16>;
  631. };
  632. gpioj: gpio@58022400 {
  633. gpio-controller;
  634. #gpio-cells = <2>;
  635. reg = <0x2400 0x400>;
  636. clocks = <&rcc GPIOJ_CK>;
  637. st,bank-name = "GPIOJ";
  638. interrupt-controller;
  639. #interrupt-cells = <2>;
  640. ngpios = <16>;
  641. gpio-ranges = <&pinctrl 0 144 16>;
  642. };
  643. gpiok: gpio@58022800 {
  644. gpio-controller;
  645. #gpio-cells = <2>;
  646. reg = <0x2800 0x400>;
  647. clocks = <&rcc GPIOK_CK>;
  648. st,bank-name = "GPIOK";
  649. interrupt-controller;
  650. #interrupt-cells = <2>;
  651. ngpios = <8>;
  652. gpio-ranges = <&pinctrl 0 160 8>;
  653. };
  654. };
  655. };
  656. };
  657. &systick {
  658. clock-frequency = <250000000>;
  659. status = "okay";
  660. };