sama5d4.dtsi 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453
  1. // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
  2. /*
  3. * sama5d4.dtsi - Device Tree Include file for SAMA5D4 family SoC
  4. *
  5. * Copyright (C) 2014 Atmel,
  6. * 2014 Nicolas Ferre <[email protected]>
  7. */
  8. #include <dt-bindings/clock/at91.h>
  9. #include <dt-bindings/dma/at91.h>
  10. #include <dt-bindings/mfd/at91-usart.h>
  11. #include <dt-bindings/pinctrl/at91.h>
  12. #include <dt-bindings/interrupt-controller/irq.h>
  13. #include <dt-bindings/gpio/gpio.h>
  14. / {
  15. #address-cells = <1>;
  16. #size-cells = <1>;
  17. model = "Atmel SAMA5D4 family SoC";
  18. compatible = "atmel,sama5d4";
  19. interrupt-parent = <&aic>;
  20. aliases {
  21. serial0 = &usart3;
  22. serial1 = &usart4;
  23. serial2 = &usart2;
  24. serial3 = &usart0;
  25. serial4 = &usart1;
  26. serial5 = &uart0;
  27. serial6 = &uart1;
  28. gpio0 = &pioA;
  29. gpio1 = &pioB;
  30. gpio2 = &pioC;
  31. gpio3 = &pioD;
  32. gpio4 = &pioE;
  33. pwm0 = &pwm0;
  34. ssc0 = &ssc0;
  35. ssc1 = &ssc1;
  36. tcb0 = &tcb0;
  37. tcb1 = &tcb1;
  38. i2c0 = &i2c0;
  39. i2c1 = &i2c1;
  40. i2c2 = &i2c2;
  41. };
  42. cpus {
  43. #address-cells = <1>;
  44. #size-cells = <0>;
  45. cpu@0 {
  46. device_type = "cpu";
  47. compatible = "arm,cortex-a5";
  48. reg = <0>;
  49. next-level-cache = <&L2>;
  50. };
  51. };
  52. memory@20000000 {
  53. device_type = "memory";
  54. reg = <0x20000000 0x20000000>;
  55. };
  56. clocks {
  57. slow_xtal: slow_xtal {
  58. compatible = "fixed-clock";
  59. #clock-cells = <0>;
  60. clock-frequency = <0>;
  61. };
  62. main_xtal: main_xtal {
  63. compatible = "fixed-clock";
  64. #clock-cells = <0>;
  65. clock-frequency = <0>;
  66. };
  67. adc_op_clk: adc_op_clk{
  68. compatible = "fixed-clock";
  69. #clock-cells = <0>;
  70. clock-frequency = <1000000>;
  71. };
  72. };
  73. ns_sram: sram@210000 {
  74. compatible = "mmio-sram";
  75. reg = <0x00210000 0x10000>;
  76. #address-cells = <1>;
  77. #size-cells = <1>;
  78. ranges = <0 0x00210000 0x10000>;
  79. };
  80. ahb {
  81. compatible = "simple-bus";
  82. #address-cells = <1>;
  83. #size-cells = <1>;
  84. ranges;
  85. nfc_sram: sram@100000 {
  86. compatible = "mmio-sram";
  87. no-memory-wc;
  88. reg = <0x100000 0x2400>;
  89. #address-cells = <1>;
  90. #size-cells = <1>;
  91. ranges = <0 0x100000 0x2400>;
  92. };
  93. vdec0: vdec@300000 {
  94. compatible = "microchip,sama5d4-vdec";
  95. reg = <0x00300000 0x100000>;
  96. interrupts = <19 IRQ_TYPE_LEVEL_HIGH 4>;
  97. clocks = <&pmc PMC_TYPE_PERIPHERAL 19>;
  98. };
  99. usb0: gadget@400000 {
  100. compatible = "atmel,sama5d3-udc";
  101. reg = <0x00400000 0x100000
  102. 0xfc02c000 0x4000>;
  103. interrupts = <47 IRQ_TYPE_LEVEL_HIGH 2>;
  104. clocks = <&pmc PMC_TYPE_PERIPHERAL 47>, <&pmc PMC_TYPE_CORE PMC_UTMI>;
  105. clock-names = "pclk", "hclk";
  106. status = "disabled";
  107. };
  108. usb1: ohci@500000 {
  109. compatible = "atmel,at91rm9200-ohci", "usb-ohci";
  110. reg = <0x00500000 0x100000>;
  111. interrupts = <46 IRQ_TYPE_LEVEL_HIGH 2>;
  112. clocks = <&pmc PMC_TYPE_PERIPHERAL 46>, <&pmc PMC_TYPE_PERIPHERAL 46>, <&pmc PMC_TYPE_SYSTEM 6>;
  113. clock-names = "ohci_clk", "hclk", "uhpck";
  114. status = "disabled";
  115. };
  116. usb2: ehci@600000 {
  117. compatible = "atmel,at91sam9g45-ehci", "usb-ehci";
  118. reg = <0x00600000 0x100000>;
  119. interrupts = <46 IRQ_TYPE_LEVEL_HIGH 2>;
  120. clocks = <&pmc PMC_TYPE_CORE PMC_UTMI>, <&pmc PMC_TYPE_PERIPHERAL 46>;
  121. clock-names = "usb_clk", "ehci_clk";
  122. status = "disabled";
  123. };
  124. L2: cache-controller@a00000 {
  125. compatible = "arm,pl310-cache";
  126. reg = <0x00a00000 0x1000>;
  127. interrupts = <67 IRQ_TYPE_LEVEL_HIGH 4>;
  128. cache-unified;
  129. cache-level = <2>;
  130. };
  131. ebi: ebi@10000000 {
  132. compatible = "atmel,sama5d3-ebi";
  133. #address-cells = <2>;
  134. #size-cells = <1>;
  135. atmel,smc = <&hsmc>;
  136. reg = <0x10000000 0x10000000
  137. 0x60000000 0x28000000>;
  138. ranges = <0x0 0x0 0x10000000 0x10000000
  139. 0x1 0x0 0x60000000 0x10000000
  140. 0x2 0x0 0x70000000 0x10000000
  141. 0x3 0x0 0x80000000 0x8000000>;
  142. clocks = <&pmc PMC_TYPE_CORE PMC_MCK>;
  143. status = "disabled";
  144. nand_controller: nand-controller {
  145. compatible = "atmel,sama5d3-nand-controller";
  146. atmel,nfc-sram = <&nfc_sram>;
  147. atmel,nfc-io = <&nfc_io>;
  148. ecc-engine = <&pmecc>;
  149. #address-cells = <2>;
  150. #size-cells = <1>;
  151. ranges;
  152. status = "disabled";
  153. };
  154. };
  155. nfc_io: nfc-io@90000000 {
  156. compatible = "atmel,sama5d3-nfc-io", "syscon";
  157. reg = <0x90000000 0x8000000>;
  158. };
  159. apb {
  160. compatible = "simple-bus";
  161. #address-cells = <1>;
  162. #size-cells = <1>;
  163. ranges;
  164. hlcdc: hlcdc@f0000000 {
  165. compatible = "atmel,sama5d4-hlcdc";
  166. reg = <0xf0000000 0x4000>;
  167. interrupts = <51 IRQ_TYPE_LEVEL_HIGH 0>;
  168. clocks = <&pmc PMC_TYPE_PERIPHERAL 51>, <&pmc PMC_TYPE_SYSTEM 3>, <&clk32k>;
  169. clock-names = "periph_clk","sys_clk", "slow_clk";
  170. status = "disabled";
  171. hlcdc-display-controller {
  172. compatible = "atmel,hlcdc-display-controller";
  173. #address-cells = <1>;
  174. #size-cells = <0>;
  175. port@0 {
  176. #address-cells = <1>;
  177. #size-cells = <0>;
  178. reg = <0>;
  179. };
  180. };
  181. hlcdc_pwm: hlcdc-pwm {
  182. compatible = "atmel,hlcdc-pwm";
  183. pinctrl-names = "default";
  184. pinctrl-0 = <&pinctrl_lcd_pwm>;
  185. #pwm-cells = <3>;
  186. };
  187. };
  188. dma1: dma-controller@f0004000 {
  189. compatible = "atmel,sama5d4-dma";
  190. reg = <0xf0004000 0x200>;
  191. interrupts = <50 IRQ_TYPE_LEVEL_HIGH 0>;
  192. #dma-cells = <1>;
  193. clocks = <&pmc PMC_TYPE_PERIPHERAL 50>;
  194. clock-names = "dma_clk";
  195. };
  196. isi: isi@f0008000 {
  197. compatible = "atmel,at91sam9g45-isi";
  198. reg = <0xf0008000 0x4000>;
  199. interrupts = <52 IRQ_TYPE_LEVEL_HIGH 5>;
  200. pinctrl-names = "default";
  201. pinctrl-0 = <&pinctrl_isi_data_0_7>;
  202. clocks = <&pmc PMC_TYPE_PERIPHERAL 52>;
  203. clock-names = "isi_clk";
  204. status = "disabled";
  205. port {
  206. #address-cells = <1>;
  207. #size-cells = <0>;
  208. };
  209. };
  210. ramc0: ramc@f0010000 {
  211. compatible = "atmel,sama5d3-ddramc";
  212. reg = <0xf0010000 0x200>;
  213. clocks = <&pmc PMC_TYPE_SYSTEM 2>, <&pmc PMC_TYPE_PERIPHERAL 16>;
  214. clock-names = "ddrck", "mpddr";
  215. };
  216. dma0: dma-controller@f0014000 {
  217. compatible = "atmel,sama5d4-dma";
  218. reg = <0xf0014000 0x200>;
  219. interrupts = <8 IRQ_TYPE_LEVEL_HIGH 0>;
  220. #dma-cells = <1>;
  221. clocks = <&pmc PMC_TYPE_PERIPHERAL 8>;
  222. clock-names = "dma_clk";
  223. };
  224. pmc: pmc@f0018000 {
  225. compatible = "atmel,sama5d4-pmc", "syscon";
  226. reg = <0xf0018000 0x120>;
  227. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  228. #clock-cells = <2>;
  229. clocks = <&clk32k>, <&main_xtal>;
  230. clock-names = "slow_clk", "main_xtal";
  231. };
  232. mmc0: mmc@f8000000 {
  233. compatible = "atmel,hsmci";
  234. reg = <0xf8000000 0x600>;
  235. interrupts = <35 IRQ_TYPE_LEVEL_HIGH 0>;
  236. dmas = <&dma1
  237. (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
  238. | AT91_XDMAC_DT_PERID(0))>;
  239. dma-names = "rxtx";
  240. pinctrl-names = "default";
  241. pinctrl-0 = <&pinctrl_mmc0_clk_cmd_dat0 &pinctrl_mmc0_dat1_3>;
  242. status = "disabled";
  243. #address-cells = <1>;
  244. #size-cells = <0>;
  245. clocks = <&pmc PMC_TYPE_PERIPHERAL 35>;
  246. clock-names = "mci_clk";
  247. };
  248. uart0: serial@f8004000 {
  249. compatible = "atmel,at91sam9260-usart";
  250. reg = <0xf8004000 0x100>;
  251. atmel,usart-mode = <AT91_USART_MODE_SERIAL>;
  252. interrupts = <27 IRQ_TYPE_LEVEL_HIGH 5>;
  253. dmas = <&dma0
  254. (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
  255. | AT91_XDMAC_DT_PERID(22))>,
  256. <&dma0
  257. (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
  258. | AT91_XDMAC_DT_PERID(23))>;
  259. dma-names = "tx", "rx";
  260. pinctrl-names = "default";
  261. pinctrl-0 = <&pinctrl_uart0>;
  262. clocks = <&pmc PMC_TYPE_PERIPHERAL 27>;
  263. clock-names = "usart";
  264. status = "disabled";
  265. };
  266. ssc0: ssc@f8008000 {
  267. compatible = "atmel,at91sam9g45-ssc";
  268. reg = <0xf8008000 0x4000>;
  269. interrupts = <48 IRQ_TYPE_LEVEL_HIGH 0>;
  270. pinctrl-names = "default";
  271. pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
  272. dmas = <&dma1
  273. (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
  274. | AT91_XDMAC_DT_PERID(26))>,
  275. <&dma1
  276. (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
  277. | AT91_XDMAC_DT_PERID(27))>;
  278. dma-names = "tx", "rx";
  279. clocks = <&pmc PMC_TYPE_PERIPHERAL 48>;
  280. clock-names = "pclk";
  281. status = "disabled";
  282. };
  283. pwm0: pwm@f800c000 {
  284. compatible = "atmel,sama5d3-pwm";
  285. reg = <0xf800c000 0x300>;
  286. interrupts = <43 IRQ_TYPE_LEVEL_HIGH 4>;
  287. #pwm-cells = <3>;
  288. clocks = <&pmc PMC_TYPE_PERIPHERAL 43>;
  289. status = "disabled";
  290. };
  291. spi0: spi@f8010000 {
  292. #address-cells = <1>;
  293. #size-cells = <0>;
  294. compatible = "atmel,at91rm9200-spi";
  295. reg = <0xf8010000 0x100>;
  296. interrupts = <37 IRQ_TYPE_LEVEL_HIGH 3>;
  297. dmas = <&dma1
  298. (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
  299. | AT91_XDMAC_DT_PERID(10))>,
  300. <&dma1
  301. (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
  302. | AT91_XDMAC_DT_PERID(11))>;
  303. dma-names = "tx", "rx";
  304. pinctrl-names = "default";
  305. pinctrl-0 = <&pinctrl_spi0>;
  306. clocks = <&pmc PMC_TYPE_PERIPHERAL 37>;
  307. clock-names = "spi_clk";
  308. status = "disabled";
  309. };
  310. i2c0: i2c@f8014000 {
  311. compatible = "atmel,sama5d4-i2c";
  312. reg = <0xf8014000 0x4000>;
  313. interrupts = <32 IRQ_TYPE_LEVEL_HIGH 6>;
  314. dmas = <&dma1
  315. (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
  316. | AT91_XDMAC_DT_PERID(2))>,
  317. <&dma1
  318. (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
  319. | AT91_XDMAC_DT_PERID(3))>;
  320. dma-names = "tx", "rx";
  321. pinctrl-names = "default", "gpio";
  322. pinctrl-0 = <&pinctrl_i2c0>;
  323. pinctrl-1 = <&pinctrl_i2c0_gpio>;
  324. sda-gpios = <&pioA 30 GPIO_ACTIVE_HIGH>;
  325. scl-gpios = <&pioA 31 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
  326. #address-cells = <1>;
  327. #size-cells = <0>;
  328. clocks = <&pmc PMC_TYPE_PERIPHERAL 32>;
  329. status = "disabled";
  330. };
  331. i2c1: i2c@f8018000 {
  332. compatible = "atmel,sama5d4-i2c";
  333. reg = <0xf8018000 0x4000>;
  334. interrupts = <33 IRQ_TYPE_LEVEL_HIGH 6>;
  335. dmas = <&dma0
  336. (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
  337. | AT91_XDMAC_DT_PERID(4))>,
  338. <&dma0
  339. (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
  340. | AT91_XDMAC_DT_PERID(5))>;
  341. dma-names = "tx", "rx";
  342. pinctrl-names = "default", "gpio";
  343. pinctrl-0 = <&pinctrl_i2c1>;
  344. pinctrl-1 = <&pinctrl_i2c1_gpio>;
  345. sda-gpios = <&pioE 29 GPIO_ACTIVE_HIGH>;
  346. scl-gpios = <&pioE 30 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
  347. #address-cells = <1>;
  348. #size-cells = <0>;
  349. clocks = <&pmc PMC_TYPE_PERIPHERAL 33>;
  350. status = "disabled";
  351. };
  352. tcb0: timer@f801c000 {
  353. compatible = "atmel,at91sam9x5-tcb", "simple-mfd", "syscon";
  354. #address-cells = <1>;
  355. #size-cells = <0>;
  356. reg = <0xf801c000 0x100>;
  357. interrupts = <40 IRQ_TYPE_LEVEL_HIGH 0>;
  358. clocks = <&pmc PMC_TYPE_PERIPHERAL 40>, <&clk32k>;
  359. clock-names = "t0_clk", "slow_clk";
  360. };
  361. macb0: ethernet@f8020000 {
  362. compatible = "atmel,sama5d4-gem";
  363. reg = <0xf8020000 0x100>;
  364. interrupts = <54 IRQ_TYPE_LEVEL_HIGH 3>;
  365. pinctrl-names = "default";
  366. pinctrl-0 = <&pinctrl_macb0_rmii>;
  367. #address-cells = <1>;
  368. #size-cells = <0>;
  369. clocks = <&pmc PMC_TYPE_PERIPHERAL 54>, <&pmc PMC_TYPE_PERIPHERAL 54>;
  370. clock-names = "hclk", "pclk";
  371. status = "disabled";
  372. };
  373. i2c2: i2c@f8024000 {
  374. compatible = "atmel,sama5d4-i2c";
  375. reg = <0xf8024000 0x4000>;
  376. interrupts = <34 IRQ_TYPE_LEVEL_HIGH 6>;
  377. dmas = <&dma1
  378. (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
  379. | AT91_XDMAC_DT_PERID(6))>,
  380. <&dma1
  381. (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
  382. | AT91_XDMAC_DT_PERID(7))>;
  383. dma-names = "tx", "rx";
  384. pinctrl-names = "default", "gpio";
  385. pinctrl-0 = <&pinctrl_i2c2>;
  386. pinctrl-1 = <&pinctrl_i2c2_gpio>;
  387. sda-gpios = <&pioB 29 GPIO_ACTIVE_HIGH>;
  388. scl-gpios = <&pioB 30 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
  389. #address-cells = <1>;
  390. #size-cells = <0>;
  391. clocks = <&pmc PMC_TYPE_PERIPHERAL 34>;
  392. status = "disabled";
  393. };
  394. sfr: sfr@f8028000 {
  395. compatible = "atmel,sama5d4-sfr", "syscon";
  396. reg = <0xf8028000 0x60>;
  397. };
  398. usart0: serial@f802c000 {
  399. compatible = "atmel,at91sam9260-usart";
  400. reg = <0xf802c000 0x100>;
  401. atmel,usart-mode = <AT91_USART_MODE_SERIAL>;
  402. interrupts = <6 IRQ_TYPE_LEVEL_HIGH 5>;
  403. dmas = <&dma0
  404. (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
  405. | AT91_XDMAC_DT_PERID(36))>,
  406. <&dma0
  407. (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
  408. | AT91_XDMAC_DT_PERID(37))>;
  409. dma-names = "tx", "rx";
  410. pinctrl-names = "default";
  411. pinctrl-0 = <&pinctrl_usart0 &pinctrl_usart0_rts &pinctrl_usart0_cts>;
  412. clocks = <&pmc PMC_TYPE_PERIPHERAL 6>;
  413. clock-names = "usart";
  414. status = "disabled";
  415. };
  416. usart1: serial@f8030000 {
  417. compatible = "atmel,at91sam9260-usart";
  418. reg = <0xf8030000 0x100>;
  419. atmel,usart-mode = <AT91_USART_MODE_SERIAL>;
  420. interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>;
  421. dmas = <&dma0
  422. (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
  423. | AT91_XDMAC_DT_PERID(38))>,
  424. <&dma0
  425. (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
  426. | AT91_XDMAC_DT_PERID(39))>;
  427. dma-names = "tx", "rx";
  428. pinctrl-names = "default";
  429. pinctrl-0 = <&pinctrl_usart1 &pinctrl_usart1_rts &pinctrl_usart1_cts>;
  430. clocks = <&pmc PMC_TYPE_PERIPHERAL 7>;
  431. clock-names = "usart";
  432. status = "disabled";
  433. };
  434. mmc1: mmc@fc000000 {
  435. compatible = "atmel,hsmci";
  436. reg = <0xfc000000 0x600>;
  437. interrupts = <36 IRQ_TYPE_LEVEL_HIGH 0>;
  438. dmas = <&dma1
  439. (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
  440. | AT91_XDMAC_DT_PERID(1))>;
  441. dma-names = "rxtx";
  442. pinctrl-names = "default";
  443. pinctrl-0 = <&pinctrl_mmc1_clk_cmd_dat0 &pinctrl_mmc1_dat1_3>;
  444. status = "disabled";
  445. #address-cells = <1>;
  446. #size-cells = <0>;
  447. clocks = <&pmc PMC_TYPE_PERIPHERAL 36>;
  448. clock-names = "mci_clk";
  449. };
  450. uart1: serial@fc004000 {
  451. compatible = "atmel,at91sam9260-usart";
  452. reg = <0xfc004000 0x100>;
  453. atmel,usart-mode = <AT91_USART_MODE_SERIAL>;
  454. interrupts = <28 IRQ_TYPE_LEVEL_HIGH 5>;
  455. dmas = <&dma0
  456. (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
  457. | AT91_XDMAC_DT_PERID(24))>,
  458. <&dma0
  459. (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
  460. | AT91_XDMAC_DT_PERID(25))>;
  461. dma-names = "tx", "rx";
  462. pinctrl-names = "default";
  463. pinctrl-0 = <&pinctrl_uart1>;
  464. clocks = <&pmc PMC_TYPE_PERIPHERAL 28>;
  465. clock-names = "usart";
  466. status = "disabled";
  467. };
  468. usart2: serial@fc008000 {
  469. compatible = "atmel,at91sam9260-usart";
  470. reg = <0xfc008000 0x100>;
  471. atmel,usart-mode = <AT91_USART_MODE_SERIAL>;
  472. interrupts = <29 IRQ_TYPE_LEVEL_HIGH 5>;
  473. dmas = <&dma1
  474. (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
  475. | AT91_XDMAC_DT_PERID(16))>,
  476. <&dma1
  477. (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
  478. | AT91_XDMAC_DT_PERID(17))>;
  479. dma-names = "tx", "rx";
  480. pinctrl-names = "default";
  481. pinctrl-0 = <&pinctrl_usart2 &pinctrl_usart2_rts &pinctrl_usart2_cts>;
  482. clocks = <&pmc PMC_TYPE_PERIPHERAL 29>;
  483. clock-names = "usart";
  484. status = "disabled";
  485. };
  486. usart3: serial@fc00c000 {
  487. compatible = "atmel,at91sam9260-usart";
  488. reg = <0xfc00c000 0x100>;
  489. atmel,usart-mode = <AT91_USART_MODE_SERIAL>;
  490. interrupts = <30 IRQ_TYPE_LEVEL_HIGH 5>;
  491. dmas = <&dma1
  492. (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
  493. | AT91_XDMAC_DT_PERID(18))>,
  494. <&dma1
  495. (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
  496. | AT91_XDMAC_DT_PERID(19))>;
  497. dma-names = "tx", "rx";
  498. pinctrl-names = "default";
  499. pinctrl-0 = <&pinctrl_usart3>;
  500. clocks = <&pmc PMC_TYPE_PERIPHERAL 30>;
  501. clock-names = "usart";
  502. status = "disabled";
  503. };
  504. usart4: serial@fc010000 {
  505. compatible = "atmel,at91sam9260-usart";
  506. reg = <0xfc010000 0x100>;
  507. atmel,usart-mode = <AT91_USART_MODE_SERIAL>;
  508. interrupts = <31 IRQ_TYPE_LEVEL_HIGH 5>;
  509. dmas = <&dma1
  510. (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
  511. | AT91_XDMAC_DT_PERID(20))>,
  512. <&dma1
  513. (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
  514. | AT91_XDMAC_DT_PERID(21))>;
  515. dma-names = "tx", "rx";
  516. pinctrl-names = "default";
  517. pinctrl-0 = <&pinctrl_usart4>;
  518. clocks = <&pmc PMC_TYPE_PERIPHERAL 31>;
  519. clock-names = "usart";
  520. status = "disabled";
  521. };
  522. ssc1: ssc@fc014000 {
  523. compatible = "atmel,at91sam9g45-ssc";
  524. reg = <0xfc014000 0x4000>;
  525. interrupts = <49 IRQ_TYPE_LEVEL_HIGH 0>;
  526. pinctrl-names = "default";
  527. pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>;
  528. dmas = <&dma1
  529. (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
  530. | AT91_XDMAC_DT_PERID(28))>,
  531. <&dma1
  532. (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
  533. | AT91_XDMAC_DT_PERID(29))>;
  534. dma-names = "tx", "rx";
  535. clocks = <&pmc PMC_TYPE_PERIPHERAL 49>;
  536. clock-names = "pclk";
  537. status = "disabled";
  538. };
  539. spi1: spi@fc018000 {
  540. #address-cells = <1>;
  541. #size-cells = <0>;
  542. compatible = "atmel,at91rm9200-spi";
  543. reg = <0xfc018000 0x100>;
  544. interrupts = <38 IRQ_TYPE_LEVEL_HIGH 3>;
  545. dmas = <&dma1
  546. (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
  547. | AT91_XDMAC_DT_PERID(12))>,
  548. <&dma1
  549. (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
  550. | AT91_XDMAC_DT_PERID(13))>;
  551. dma-names = "tx", "rx";
  552. pinctrl-names = "default";
  553. pinctrl-0 = <&pinctrl_spi1>;
  554. clocks = <&pmc PMC_TYPE_PERIPHERAL 38>;
  555. clock-names = "spi_clk";
  556. status = "disabled";
  557. };
  558. spi2: spi@fc01c000 {
  559. #address-cells = <1>;
  560. #size-cells = <0>;
  561. compatible = "atmel,at91rm9200-spi";
  562. reg = <0xfc01c000 0x100>;
  563. interrupts = <39 IRQ_TYPE_LEVEL_HIGH 3>;
  564. dmas = <&dma0
  565. (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
  566. | AT91_XDMAC_DT_PERID(14))>,
  567. <&dma0
  568. (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
  569. | AT91_XDMAC_DT_PERID(15))>;
  570. dma-names = "tx", "rx";
  571. pinctrl-names = "default";
  572. pinctrl-0 = <&pinctrl_spi2>;
  573. clocks = <&pmc PMC_TYPE_PERIPHERAL 39>;
  574. clock-names = "spi_clk";
  575. status = "disabled";
  576. };
  577. tcb1: timer@fc020000 {
  578. compatible = "atmel,at91sam9x5-tcb", "simple-mfd", "syscon";
  579. #address-cells = <1>;
  580. #size-cells = <0>;
  581. reg = <0xfc020000 0x100>;
  582. interrupts = <41 IRQ_TYPE_LEVEL_HIGH 0>;
  583. clocks = <&pmc PMC_TYPE_PERIPHERAL 41>, <&clk32k>;
  584. clock-names = "t0_clk", "slow_clk";
  585. };
  586. tcb2: timer@fc024000 {
  587. compatible = "atmel,at91sam9x5-tcb", "simple-mfd", "syscon";
  588. #address-cells = <1>;
  589. #size-cells = <0>;
  590. reg = <0xfc024000 0x100>;
  591. interrupts = <42 IRQ_TYPE_LEVEL_HIGH 0>;
  592. clocks = <&pmc PMC_TYPE_PERIPHERAL 42>, <&clk32k>;
  593. clock-names = "t0_clk", "slow_clk";
  594. };
  595. macb1: ethernet@fc028000 {
  596. compatible = "atmel,sama5d4-gem";
  597. reg = <0xfc028000 0x100>;
  598. interrupts = <55 IRQ_TYPE_LEVEL_HIGH 3>;
  599. pinctrl-names = "default";
  600. pinctrl-0 = <&pinctrl_macb1_rmii>;
  601. #address-cells = <1>;
  602. #size-cells = <0>;
  603. clocks = <&pmc PMC_TYPE_PERIPHERAL 55>, <&pmc PMC_TYPE_PERIPHERAL 55>;
  604. clock-names = "hclk", "pclk";
  605. status = "disabled";
  606. };
  607. trng@fc030000 {
  608. compatible = "atmel,at91sam9g45-trng";
  609. reg = <0xfc030000 0x100>;
  610. interrupts = <53 IRQ_TYPE_LEVEL_HIGH 0>;
  611. clocks = <&pmc PMC_TYPE_PERIPHERAL 53>;
  612. };
  613. adc0: adc@fc034000 {
  614. compatible = "atmel,at91sam9x5-adc";
  615. reg = <0xfc034000 0x100>;
  616. interrupts = <44 IRQ_TYPE_LEVEL_HIGH 5>;
  617. clocks = <&pmc PMC_TYPE_PERIPHERAL 44>,
  618. <&adc_op_clk>;
  619. clock-names = "adc_clk", "adc_op_clk";
  620. atmel,adc-channels-used = <0x01f>;
  621. atmel,adc-startup-time = <40>;
  622. atmel,adc-use-external-triggers;
  623. atmel,adc-vref = <3000>;
  624. atmel,adc-sample-hold-time = <11>;
  625. atmel,adc-ts-pressure-threshold = <10000>;
  626. status = "disabled";
  627. };
  628. aes: crypto@fc044000 {
  629. compatible = "atmel,at91sam9g46-aes";
  630. reg = <0xfc044000 0x100>;
  631. interrupts = <12 IRQ_TYPE_LEVEL_HIGH 0>;
  632. dmas = <&dma0 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
  633. | AT91_XDMAC_DT_PERID(41))>,
  634. <&dma0 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
  635. | AT91_XDMAC_DT_PERID(40))>;
  636. dma-names = "tx", "rx";
  637. clocks = <&pmc PMC_TYPE_PERIPHERAL 12>;
  638. clock-names = "aes_clk";
  639. };
  640. tdes: crpyto@fc04c000 {
  641. compatible = "atmel,at91sam9g46-tdes";
  642. reg = <0xfc04c000 0x100>;
  643. interrupts = <14 IRQ_TYPE_LEVEL_HIGH 0>;
  644. dmas = <&dma0 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
  645. | AT91_XDMAC_DT_PERID(42))>,
  646. <&dma0 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
  647. | AT91_XDMAC_DT_PERID(43))>;
  648. dma-names = "tx", "rx";
  649. clocks = <&pmc PMC_TYPE_PERIPHERAL 14>;
  650. clock-names = "tdes_clk";
  651. };
  652. sha: crypto@fc050000 {
  653. compatible = "atmel,at91sam9g46-sha";
  654. reg = <0xfc050000 0x100>;
  655. interrupts = <15 IRQ_TYPE_LEVEL_HIGH 0>;
  656. dmas = <&dma0 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
  657. | AT91_XDMAC_DT_PERID(44))>;
  658. dma-names = "tx";
  659. clocks = <&pmc PMC_TYPE_PERIPHERAL 15>;
  660. clock-names = "sha_clk";
  661. };
  662. hsmc: smc@fc05c000 {
  663. compatible = "atmel,sama5d3-smc", "syscon", "simple-mfd";
  664. reg = <0xfc05c000 0x1000>;
  665. interrupts = <22 IRQ_TYPE_LEVEL_HIGH 6>;
  666. clocks = <&pmc PMC_TYPE_PERIPHERAL 22>;
  667. #address-cells = <1>;
  668. #size-cells = <1>;
  669. ranges;
  670. pmecc: ecc-engine@ffffc070 {
  671. compatible = "atmel,sama5d4-pmecc";
  672. reg = <0xfc05c070 0x490>,
  673. <0xfc05c500 0x100>;
  674. };
  675. };
  676. reset_controller: reset-controller@fc068600 {
  677. compatible = "atmel,sama5d3-rstc", "atmel,at91sam9g45-rstc";
  678. reg = <0xfc068600 0x10>;
  679. clocks = <&clk32k>;
  680. };
  681. shutdown_controller: shdwc@fc068610 {
  682. compatible = "atmel,at91sam9x5-shdwc";
  683. reg = <0xfc068610 0x10>;
  684. clocks = <&clk32k>;
  685. };
  686. pit: timer@fc068630 {
  687. compatible = "atmel,at91sam9260-pit";
  688. reg = <0xfc068630 0x10>;
  689. interrupts = <3 IRQ_TYPE_LEVEL_HIGH 5>;
  690. clocks = <&pmc PMC_TYPE_CORE PMC_MCK2>;
  691. };
  692. watchdog: watchdog@fc068640 {
  693. compatible = "atmel,sama5d4-wdt";
  694. reg = <0xfc068640 0x10>;
  695. interrupts = <4 IRQ_TYPE_LEVEL_HIGH 7>;
  696. clocks = <&clk32k>;
  697. status = "disabled";
  698. };
  699. clk32k: sckc@fc068650 {
  700. compatible = "atmel,sama5d4-sckc";
  701. reg = <0xfc068650 0x4>;
  702. #clock-cells = <0>;
  703. clocks = <&slow_xtal>;
  704. };
  705. rtc@fc0686b0 {
  706. compatible = "atmel,sama5d4-rtc";
  707. reg = <0xfc0686b0 0x30>;
  708. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  709. clocks = <&clk32k>;
  710. };
  711. dbgu: serial@fc069000 {
  712. compatible = "atmel,at91sam9260-dbgu", "atmel,at91sam9260-usart";
  713. reg = <0xfc069000 0x200>;
  714. atmel,usart-mode = <AT91_USART_MODE_SERIAL>;
  715. interrupts = <45 IRQ_TYPE_LEVEL_HIGH 7>;
  716. pinctrl-names = "default";
  717. pinctrl-0 = <&pinctrl_dbgu>;
  718. clocks = <&pmc PMC_TYPE_PERIPHERAL 45>;
  719. clock-names = "usart";
  720. status = "disabled";
  721. };
  722. pinctrl: pinctrl@fc06a000 {
  723. #address-cells = <1>;
  724. #size-cells = <1>;
  725. compatible = "atmel,sama5d3-pinctrl", "atmel,at91sam9x5-pinctrl", "simple-bus";
  726. ranges = <0xfc068000 0xfc068000 0x100
  727. 0xfc06a000 0xfc06a000 0x4000>;
  728. /* WARNING: revisit as pin spec has changed */
  729. atmel,mux-mask = <
  730. /* A B C */
  731. 0xffffffff 0x3ffcfe7c 0x1c010101 /* pioA */
  732. 0x7fffffff 0xfffccc3a 0x3f00cc3a /* pioB */
  733. 0xffffffff 0x3ff83fff 0xff00ffff /* pioC */
  734. 0xb003ff00 0x8002a800 0x00000000 /* pioD */
  735. 0xffffffff 0x7fffffff 0x76fff1bf /* pioE */
  736. >;
  737. pioA: gpio@fc06a000 {
  738. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  739. reg = <0xfc06a000 0x100>;
  740. interrupts = <23 IRQ_TYPE_LEVEL_HIGH 1>;
  741. #gpio-cells = <2>;
  742. gpio-controller;
  743. interrupt-controller;
  744. #interrupt-cells = <2>;
  745. clocks = <&pmc PMC_TYPE_PERIPHERAL 23>;
  746. };
  747. pioB: gpio@fc06b000 {
  748. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  749. reg = <0xfc06b000 0x100>;
  750. interrupts = <24 IRQ_TYPE_LEVEL_HIGH 1>;
  751. #gpio-cells = <2>;
  752. gpio-controller;
  753. interrupt-controller;
  754. #interrupt-cells = <2>;
  755. clocks = <&pmc PMC_TYPE_PERIPHERAL 24>;
  756. };
  757. pioC: gpio@fc06c000 {
  758. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  759. reg = <0xfc06c000 0x100>;
  760. interrupts = <25 IRQ_TYPE_LEVEL_HIGH 1>;
  761. #gpio-cells = <2>;
  762. gpio-controller;
  763. interrupt-controller;
  764. #interrupt-cells = <2>;
  765. clocks = <&pmc PMC_TYPE_PERIPHERAL 25>;
  766. };
  767. pioD: gpio@fc068000 {
  768. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  769. reg = <0xfc068000 0x100>;
  770. interrupts = <5 IRQ_TYPE_LEVEL_HIGH 1>;
  771. #gpio-cells = <2>;
  772. gpio-controller;
  773. interrupt-controller;
  774. #interrupt-cells = <2>;
  775. clocks = <&pmc PMC_TYPE_PERIPHERAL 5>;
  776. };
  777. pioE: gpio@fc06d000 {
  778. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  779. reg = <0xfc06d000 0x100>;
  780. interrupts = <26 IRQ_TYPE_LEVEL_HIGH 1>;
  781. #gpio-cells = <2>;
  782. gpio-controller;
  783. interrupt-controller;
  784. #interrupt-cells = <2>;
  785. clocks = <&pmc PMC_TYPE_PERIPHERAL 26>;
  786. };
  787. /* pinctrl pin settings */
  788. adc0 {
  789. pinctrl_adc0_adtrg: adc0_adtrg {
  790. atmel,pins =
  791. <AT91_PIOE 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* conflicts with USBA_VBUS */
  792. };
  793. pinctrl_adc0_ad0: adc0_ad0 {
  794. atmel,pins =
  795. <AT91_PIOC 27 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  796. };
  797. pinctrl_adc0_ad1: adc0_ad1 {
  798. atmel,pins =
  799. <AT91_PIOC 28 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  800. };
  801. pinctrl_adc0_ad2: adc0_ad2 {
  802. atmel,pins =
  803. <AT91_PIOC 29 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  804. };
  805. pinctrl_adc0_ad3: adc0_ad3 {
  806. atmel,pins =
  807. <AT91_PIOC 30 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  808. };
  809. pinctrl_adc0_ad4: adc0_ad4 {
  810. atmel,pins =
  811. <AT91_PIOC 31 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  812. };
  813. };
  814. dbgu {
  815. pinctrl_dbgu: dbgu-0 {
  816. atmel,pins =
  817. <AT91_PIOB 24 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* conflicts with D14 and TDI */
  818. AT91_PIOB 25 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* conflicts with D15 and TDO */
  819. };
  820. };
  821. ebi {
  822. pinctrl_ebi_addr: ebi-addr-0 {
  823. atmel,pins =
  824. <AT91_PIOE 0 AT91_PERIPH_A AT91_PINCTRL_NONE
  825. AT91_PIOE 1 AT91_PERIPH_A AT91_PINCTRL_NONE
  826. AT91_PIOE 2 AT91_PERIPH_A AT91_PINCTRL_NONE
  827. AT91_PIOE 3 AT91_PERIPH_A AT91_PINCTRL_NONE
  828. AT91_PIOE 4 AT91_PERIPH_A AT91_PINCTRL_NONE
  829. AT91_PIOE 5 AT91_PERIPH_A AT91_PINCTRL_NONE
  830. AT91_PIOE 6 AT91_PERIPH_A AT91_PINCTRL_NONE
  831. AT91_PIOE 7 AT91_PERIPH_A AT91_PINCTRL_NONE
  832. AT91_PIOE 8 AT91_PERIPH_A AT91_PINCTRL_NONE
  833. AT91_PIOE 9 AT91_PERIPH_A AT91_PINCTRL_NONE
  834. AT91_PIOE 10 AT91_PERIPH_A AT91_PINCTRL_NONE
  835. AT91_PIOE 11 AT91_PERIPH_A AT91_PINCTRL_NONE
  836. AT91_PIOE 12 AT91_PERIPH_A AT91_PINCTRL_NONE
  837. AT91_PIOE 13 AT91_PERIPH_A AT91_PINCTRL_NONE
  838. AT91_PIOE 14 AT91_PERIPH_A AT91_PINCTRL_NONE
  839. AT91_PIOE 15 AT91_PERIPH_A AT91_PINCTRL_NONE
  840. AT91_PIOE 16 AT91_PERIPH_A AT91_PINCTRL_NONE
  841. AT91_PIOE 17 AT91_PERIPH_A AT91_PINCTRL_NONE
  842. AT91_PIOE 18 AT91_PERIPH_A AT91_PINCTRL_NONE
  843. AT91_PIOE 19 AT91_PERIPH_A AT91_PINCTRL_NONE
  844. AT91_PIOE 20 AT91_PERIPH_A AT91_PINCTRL_NONE
  845. AT91_PIOC 17 AT91_PERIPH_A AT91_PINCTRL_NONE
  846. AT91_PIOC 18 AT91_PERIPH_A AT91_PINCTRL_NONE
  847. AT91_PIOE 21 AT91_PERIPH_A AT91_PINCTRL_NONE
  848. AT91_PIOE 22 AT91_PERIPH_A AT91_PINCTRL_NONE
  849. AT91_PIOE 23 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  850. };
  851. pinctrl_ebi_nand_addr: ebi-addr-1 {
  852. atmel,pins =
  853. <AT91_PIOC 17 AT91_PERIPH_A AT91_PINCTRL_NONE
  854. AT91_PIOC 18 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  855. };
  856. pinctrl_ebi_cs0: ebi-cs0-0 {
  857. atmel,pins =
  858. <AT91_PIOE 26 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  859. };
  860. pinctrl_ebi_cs1: ebi-cs1-0 {
  861. atmel,pins =
  862. <AT91_PIOE 27 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  863. };
  864. pinctrl_ebi_cs2: ebi-cs2-0 {
  865. atmel,pins =
  866. <AT91_PIOE 28 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  867. };
  868. pinctrl_ebi_cs3: ebi-cs3-0 {
  869. atmel,pins =
  870. <AT91_PIOC 15 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  871. };
  872. pinctrl_ebi_data_0_7: ebi-data-lsb-0 {
  873. atmel,pins =
  874. <AT91_PIOC 5 AT91_PERIPH_A AT91_PINCTRL_NONE
  875. AT91_PIOC 6 AT91_PERIPH_A AT91_PINCTRL_NONE
  876. AT91_PIOC 7 AT91_PERIPH_A AT91_PINCTRL_NONE
  877. AT91_PIOC 8 AT91_PERIPH_A AT91_PINCTRL_NONE
  878. AT91_PIOC 9 AT91_PERIPH_A AT91_PINCTRL_NONE
  879. AT91_PIOC 10 AT91_PERIPH_A AT91_PINCTRL_NONE
  880. AT91_PIOC 11 AT91_PERIPH_A AT91_PINCTRL_NONE
  881. AT91_PIOC 12 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  882. };
  883. pinctrl_ebi_data_8_15: ebi-data-msb-0 {
  884. atmel,pins =
  885. <AT91_PIOB 18 AT91_PERIPH_B AT91_PINCTRL_NONE
  886. AT91_PIOB 19 AT91_PERIPH_B AT91_PINCTRL_NONE
  887. AT91_PIOB 20 AT91_PERIPH_B AT91_PINCTRL_NONE
  888. AT91_PIOB 21 AT91_PERIPH_B AT91_PINCTRL_NONE
  889. AT91_PIOB 22 AT91_PERIPH_B AT91_PINCTRL_NONE
  890. AT91_PIOB 23 AT91_PERIPH_B AT91_PINCTRL_NONE
  891. AT91_PIOB 24 AT91_PERIPH_B AT91_PINCTRL_NONE
  892. AT91_PIOB 25 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  893. };
  894. pinctrl_ebi_nandrdy: ebi-nandrdy-0 {
  895. atmel,pins =
  896. <AT91_PIOC 16 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  897. };
  898. pinctrl_ebi_nrd_nandoe: ebi-nrd-nandoe-0 {
  899. atmel,pins =
  900. <AT91_PIOC 13 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  901. };
  902. pinctrl_ebi_nwait: ebi-nwait-0 {
  903. atmel,pins =
  904. <AT91_PIOE 30 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  905. };
  906. pinctrl_ebi_nwe_nandwe: ebi-nwe-nandwe-0 {
  907. atmel,pins =
  908. <AT91_PIOC 14 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  909. };
  910. pinctrl_ebi_nwr1_nbs1: ebi-nwr1-nbs1-0 {
  911. atmel,pins =
  912. <AT91_PIOE 29 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  913. };
  914. };
  915. i2c0 {
  916. pinctrl_i2c0: i2c0-0 {
  917. atmel,pins =
  918. <AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE
  919. AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  920. };
  921. pinctrl_i2c0_gpio: i2c0-gpio {
  922. atmel,pins =
  923. <AT91_PIOA 30 AT91_PERIPH_GPIO AT91_PINCTRL_NONE
  924. AT91_PIOA 31 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
  925. };
  926. };
  927. i2c1 {
  928. pinctrl_i2c1: i2c1-0 {
  929. atmel,pins =
  930. <AT91_PIOE 29 AT91_PERIPH_C AT91_PINCTRL_NONE /* TWD1, conflicts with UART0 RX and DIBP */
  931. AT91_PIOE 30 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* TWCK1, conflicts with UART0 TX and DIBN */
  932. };
  933. pinctrl_i2c1_gpio: i2c1-gpio {
  934. atmel,pins =
  935. <AT91_PIOE 29 AT91_PERIPH_GPIO AT91_PINCTRL_NONE
  936. AT91_PIOE 30 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
  937. };
  938. };
  939. i2c2 {
  940. pinctrl_i2c2: i2c2-0 {
  941. atmel,pins =
  942. <AT91_PIOB 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* TWD2, conflicts with RD0 and PWML1 */
  943. AT91_PIOB 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* TWCK2, conflicts with RF0 */
  944. };
  945. pinctrl_i2c2_gpio: i2c2-gpio {
  946. atmel,pins =
  947. <AT91_PIOB 29 AT91_PERIPH_GPIO AT91_PINCTRL_NONE
  948. AT91_PIOB 30 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
  949. };
  950. };
  951. isi {
  952. pinctrl_isi_data_0_7: isi-0-data-0-7 {
  953. atmel,pins =
  954. <AT91_PIOC 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* ISI_D0 */
  955. AT91_PIOC 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* ISI_D1 */
  956. AT91_PIOC 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* ISI_D2 */
  957. AT91_PIOC 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* ISI_D3 */
  958. AT91_PIOC 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* ISI_D4 */
  959. AT91_PIOC 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* ISI_D5 */
  960. AT91_PIOC 25 AT91_PERIPH_A AT91_PINCTRL_NONE /* ISI_D6 */
  961. AT91_PIOC 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* ISI_D7 */
  962. AT91_PIOB 1 AT91_PERIPH_C AT91_PINCTRL_NONE /* ISI_PCK, conflict with G0_RXCK */
  963. AT91_PIOB 3 AT91_PERIPH_C AT91_PINCTRL_NONE /* ISI_VSYNC */
  964. AT91_PIOB 4 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* ISI_HSYNC */
  965. };
  966. pinctrl_isi_data_8_9: isi-0-data-8-9 {
  967. atmel,pins =
  968. <AT91_PIOC 0 AT91_PERIPH_C AT91_PINCTRL_NONE /* ISI_D8, conflicts with SPI0_MISO, PWMH2 */
  969. AT91_PIOC 1 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* ISI_D9, conflicts with SPI0_MOSI, PWML2 */
  970. };
  971. pinctrl_isi_data_10_11: isi-0-data-10-11 {
  972. atmel,pins =
  973. <AT91_PIOC 2 AT91_PERIPH_C AT91_PINCTRL_NONE /* ISI_D10, conflicts with SPI0_SPCK, PWMH3 */
  974. AT91_PIOC 3 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* ISI_D11, conflicts with SPI0_NPCS0, PWML3 */
  975. };
  976. };
  977. lcd {
  978. pinctrl_lcd_base: lcd-base-0 {
  979. atmel,pins =
  980. <AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDVSYNC */
  981. AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDHSYNC */
  982. AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDDEN */
  983. AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* LCDPCK */
  984. };
  985. pinctrl_lcd_pwm: lcd-pwm-0 {
  986. atmel,pins = <AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* LCDPWM */
  987. };
  988. pinctrl_lcd_rgb444: lcd-rgb-0 {
  989. atmel,pins =
  990. <AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD0 pin */
  991. AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD1 pin */
  992. AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD2 pin */
  993. AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD3 pin */
  994. AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD4 pin */
  995. AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD5 pin */
  996. AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD6 pin */
  997. AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD7 pin */
  998. AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD8 pin */
  999. AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD9 pin */
  1000. AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD10 pin */
  1001. AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* LCDD11 pin */
  1002. };
  1003. pinctrl_lcd_rgb565: lcd-rgb-1 {
  1004. atmel,pins =
  1005. <AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD0 pin */
  1006. AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD1 pin */
  1007. AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD2 pin */
  1008. AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD3 pin */
  1009. AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD4 pin */
  1010. AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD5 pin */
  1011. AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD6 pin */
  1012. AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD7 pin */
  1013. AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD8 pin */
  1014. AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD9 pin */
  1015. AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD10 pin */
  1016. AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD11 pin */
  1017. AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD12 pin */
  1018. AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD13 pin */
  1019. AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD14 pin */
  1020. AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* LCDD15 pin */
  1021. };
  1022. pinctrl_lcd_rgb666: lcd-rgb-2 {
  1023. atmel,pins =
  1024. <AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD2 pin */
  1025. AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD3 pin */
  1026. AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD4 pin */
  1027. AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD5 pin */
  1028. AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD6 pin */
  1029. AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD7 pin */
  1030. AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD10 pin */
  1031. AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD11 pin */
  1032. AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD12 pin */
  1033. AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD13 pin */
  1034. AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD14 pin */
  1035. AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD15 pin */
  1036. AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD18 pin */
  1037. AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD19 pin */
  1038. AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD20 pin */
  1039. AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD21 pin */
  1040. AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD22 pin */
  1041. AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* LCDD23 pin */
  1042. };
  1043. pinctrl_lcd_rgb777: lcd-rgb-3 {
  1044. atmel,pins =
  1045. /* LCDDAT0 conflicts with TMS */
  1046. <AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD1 pin */
  1047. AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD2 pin */
  1048. AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD3 pin */
  1049. AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD4 pin */
  1050. AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD5 pin */
  1051. AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD6 pin */
  1052. AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD7 pin */
  1053. /* LCDDAT8 conflicts with TCK */
  1054. AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD9 pin */
  1055. AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD10 pin */
  1056. AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD11 pin */
  1057. AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD12 pin */
  1058. AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD13 pin */
  1059. AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD14 pin */
  1060. AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD15 pin */
  1061. /* LCDDAT16 conflicts with NTRST */
  1062. AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD17 pin */
  1063. AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD18 pin */
  1064. AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD19 pin */
  1065. AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD20 pin */
  1066. AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD21 pin */
  1067. AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD22 pin */
  1068. AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* LCDD23 pin */
  1069. };
  1070. pinctrl_lcd_rgb888: lcd-rgb-4 {
  1071. atmel,pins =
  1072. <AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD0 pin */
  1073. AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD1 pin */
  1074. AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD2 pin */
  1075. AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD3 pin */
  1076. AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD4 pin */
  1077. AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD5 pin */
  1078. AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD6 pin */
  1079. AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD7 pin */
  1080. AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD8 pin */
  1081. AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD9 pin */
  1082. AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD10 pin */
  1083. AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD11 pin */
  1084. AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD12 pin */
  1085. AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD13 pin */
  1086. AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD14 pin */
  1087. AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD15 pin */
  1088. AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD16 pin */
  1089. AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD17 pin */
  1090. AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD18 pin */
  1091. AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD19 pin */
  1092. AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD20 pin */
  1093. AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD21 pin */
  1094. AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD22 pin */
  1095. AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* LCDD23 pin */
  1096. };
  1097. };
  1098. macb0 {
  1099. pinctrl_macb0_rmii: macb0_rmii-0 {
  1100. atmel,pins =
  1101. <AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_TX0 */
  1102. AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_TX1 */
  1103. AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_RX0 */
  1104. AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_RX1 */
  1105. AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_RXDV */
  1106. AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_RXER */
  1107. AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_TXEN */
  1108. AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_TXCK */
  1109. AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_MDC */
  1110. AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_MDIO */
  1111. >;
  1112. };
  1113. };
  1114. macb1 {
  1115. pinctrl_macb1_rmii: macb1_rmii-0 {
  1116. atmel,pins =
  1117. <AT91_PIOA 14 AT91_PERIPH_B AT91_PINCTRL_NONE /* G1_TX0 */
  1118. AT91_PIOA 15 AT91_PERIPH_B AT91_PINCTRL_NONE /* G1_TX1 */
  1119. AT91_PIOA 12 AT91_PERIPH_B AT91_PINCTRL_NONE /* G1_RX0 */
  1120. AT91_PIOA 13 AT91_PERIPH_B AT91_PINCTRL_NONE /* G1_RX1 */
  1121. AT91_PIOA 10 AT91_PERIPH_B AT91_PINCTRL_NONE /* G1_RXDV */
  1122. AT91_PIOA 11 AT91_PERIPH_B AT91_PINCTRL_NONE /* G1_RXER */
  1123. AT91_PIOA 4 AT91_PERIPH_B AT91_PINCTRL_NONE /* G1_TXEN */
  1124. AT91_PIOA 2 AT91_PERIPH_B AT91_PINCTRL_NONE /* G1_TXCK */
  1125. AT91_PIOA 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* G1_MDC */
  1126. AT91_PIOA 23 AT91_PERIPH_B AT91_PINCTRL_NONE /* G1_MDIO */
  1127. >;
  1128. };
  1129. };
  1130. mmc0 {
  1131. pinctrl_mmc0_clk_cmd_dat0: mmc0_clk_cmd_dat0 {
  1132. atmel,pins =
  1133. <AT91_PIOC 4 AT91_PERIPH_B AT91_PINCTRL_NONE /* MCI0_CK, conflict with PCK1(ISI_MCK) */
  1134. AT91_PIOC 5 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* MCI0_CDA, conflict with NAND_D0 */
  1135. AT91_PIOC 6 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* MCI0_DA0, conflict with NAND_D1 */
  1136. >;
  1137. };
  1138. pinctrl_mmc0_dat1_3: mmc0_dat1_3 {
  1139. atmel,pins =
  1140. <AT91_PIOC 7 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* MCI0_DA1, conflict with NAND_D2 */
  1141. AT91_PIOC 8 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* MCI0_DA2, conflict with NAND_D3 */
  1142. AT91_PIOC 9 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* MCI0_DA3, conflict with NAND_D4 */
  1143. >;
  1144. };
  1145. pinctrl_mmc0_dat4_7: mmc0_dat4_7 {
  1146. atmel,pins =
  1147. <AT91_PIOC 10 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* MCI0_DA4, conflict with NAND_D5 */
  1148. AT91_PIOC 11 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* MCI0_DA5, conflict with NAND_D6 */
  1149. AT91_PIOC 12 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* MCI0_DA6, conflict with NAND_D7 */
  1150. AT91_PIOC 13 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* MCI0_DA7, conflict with NAND_OE */
  1151. >;
  1152. };
  1153. };
  1154. mmc1 {
  1155. pinctrl_mmc1_clk_cmd_dat0: mmc1_clk_cmd_dat0 {
  1156. atmel,pins =
  1157. <AT91_PIOE 18 AT91_PERIPH_C AT91_PINCTRL_NONE /* MCI1_CK */
  1158. AT91_PIOE 19 AT91_PERIPH_C AT91_PINCTRL_PULL_UP /* MCI1_CDA */
  1159. AT91_PIOE 20 AT91_PERIPH_C AT91_PINCTRL_PULL_UP /* MCI1_DA0 */
  1160. >;
  1161. };
  1162. pinctrl_mmc1_dat1_3: mmc1_dat1_3 {
  1163. atmel,pins =
  1164. <AT91_PIOE 21 AT91_PERIPH_C AT91_PINCTRL_PULL_UP /* MCI1_DA1 */
  1165. AT91_PIOE 22 AT91_PERIPH_C AT91_PINCTRL_PULL_UP /* MCI1_DA2 */
  1166. AT91_PIOE 23 AT91_PERIPH_C AT91_PINCTRL_PULL_UP /* MCI1_DA3 */
  1167. >;
  1168. };
  1169. };
  1170. nand0 {
  1171. pinctrl_nand: nand-0 {
  1172. atmel,pins =
  1173. <AT91_PIOC 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC13 periph A Read Enable */
  1174. AT91_PIOC 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC14 periph A Write Enable */
  1175. AT91_PIOC 17 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PC17 ALE */
  1176. AT91_PIOC 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PC18 CLE */
  1177. AT91_PIOC 15 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PC15 NCS3/Chip Enable */
  1178. AT91_PIOC 16 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PC16 NANDRDY */
  1179. AT91_PIOC 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC5 Data bit 0 */
  1180. AT91_PIOC 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC6 Data bit 1 */
  1181. AT91_PIOC 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC7 Data bit 2 */
  1182. AT91_PIOC 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC8 Data bit 3 */
  1183. AT91_PIOC 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC9 Data bit 4 */
  1184. AT91_PIOC 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC10 Data bit 5 */
  1185. AT91_PIOC 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC11 periph A Data bit 6 */
  1186. AT91_PIOC 12 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC12 periph A Data bit 7 */
  1187. };
  1188. };
  1189. spi0 {
  1190. pinctrl_spi0: spi0-0 {
  1191. atmel,pins =
  1192. <AT91_PIOC 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* SPI0_MISO */
  1193. AT91_PIOC 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* SPI0_MOSI */
  1194. AT91_PIOC 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* SPI0_SPCK */
  1195. >;
  1196. };
  1197. };
  1198. ssc0 {
  1199. pinctrl_ssc0_tx: ssc0_tx {
  1200. atmel,pins =
  1201. <AT91_PIOB 27 AT91_PERIPH_B AT91_PINCTRL_NONE /* TK0 */
  1202. AT91_PIOB 31 AT91_PERIPH_B AT91_PINCTRL_NONE /* TF0 */
  1203. AT91_PIOB 28 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* TD0 */
  1204. };
  1205. pinctrl_ssc0_rx: ssc0_rx {
  1206. atmel,pins =
  1207. <AT91_PIOB 26 AT91_PERIPH_B AT91_PINCTRL_NONE /* RK0 */
  1208. AT91_PIOB 30 AT91_PERIPH_B AT91_PINCTRL_NONE /* RF0 */
  1209. AT91_PIOB 29 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* RD0 */
  1210. };
  1211. };
  1212. ssc1 {
  1213. pinctrl_ssc1_tx: ssc1_tx {
  1214. atmel,pins =
  1215. <AT91_PIOC 19 AT91_PERIPH_B AT91_PINCTRL_NONE /* TK1 */
  1216. AT91_PIOC 20 AT91_PERIPH_B AT91_PINCTRL_NONE /* TF1 */
  1217. AT91_PIOC 21 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* TD1 */
  1218. };
  1219. pinctrl_ssc1_rx: ssc1_rx {
  1220. atmel,pins =
  1221. <AT91_PIOC 24 AT91_PERIPH_B AT91_PINCTRL_NONE /* RK1 */
  1222. AT91_PIOC 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* RF1 */
  1223. AT91_PIOC 23 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* RD1 */
  1224. };
  1225. };
  1226. spi1 {
  1227. pinctrl_spi1: spi1-0 {
  1228. atmel,pins =
  1229. <AT91_PIOB 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* SPI1_MISO */
  1230. AT91_PIOB 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* SPI1_MOSI */
  1231. AT91_PIOB 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* SPI1_SPCK */
  1232. >;
  1233. };
  1234. };
  1235. spi2 {
  1236. pinctrl_spi2: spi2-0 {
  1237. atmel,pins =
  1238. <AT91_PIOD 11 AT91_PERIPH_B AT91_PINCTRL_NONE /* SPI2_MISO conflicts with RTS0 */
  1239. AT91_PIOD 13 AT91_PERIPH_B AT91_PINCTRL_NONE /* SPI2_MOSI conflicts with TXD0 */
  1240. AT91_PIOD 15 AT91_PERIPH_B AT91_PINCTRL_NONE /* SPI2_SPCK conflicts with RTS1 */
  1241. >;
  1242. };
  1243. };
  1244. uart0 {
  1245. pinctrl_uart0: uart0-0 {
  1246. atmel,pins =
  1247. <AT91_PIOE 29 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* RXD */
  1248. AT91_PIOE 30 AT91_PERIPH_B AT91_PINCTRL_NONE /* TXD */
  1249. >;
  1250. };
  1251. };
  1252. uart1 {
  1253. pinctrl_uart1: uart1-0 {
  1254. atmel,pins =
  1255. <AT91_PIOC 25 AT91_PERIPH_C AT91_PINCTRL_PULL_UP /* RXD */
  1256. AT91_PIOC 26 AT91_PERIPH_C AT91_PINCTRL_NONE /* TXD */
  1257. >;
  1258. };
  1259. };
  1260. usart0 {
  1261. pinctrl_usart0: usart0-0 {
  1262. atmel,pins =
  1263. <AT91_PIOD 12 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* RXD */
  1264. AT91_PIOD 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* TXD */
  1265. >;
  1266. };
  1267. pinctrl_usart0_rts: usart0_rts-0 {
  1268. atmel,pins = <AT91_PIOD 11 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  1269. };
  1270. pinctrl_usart0_cts: usart0_cts-0 {
  1271. atmel,pins = <AT91_PIOD 10 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  1272. };
  1273. };
  1274. usart1 {
  1275. pinctrl_usart1: usart1-0 {
  1276. atmel,pins =
  1277. <AT91_PIOD 16 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* RXD */
  1278. AT91_PIOD 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* TXD */
  1279. >;
  1280. };
  1281. pinctrl_usart1_rts: usart1_rts-0 {
  1282. atmel,pins = <AT91_PIOD 15 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  1283. };
  1284. pinctrl_usart1_cts: usart1_cts-0 {
  1285. atmel,pins = <AT91_PIOD 14 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  1286. };
  1287. };
  1288. usart2 {
  1289. pinctrl_usart2: usart2-0 {
  1290. atmel,pins =
  1291. <AT91_PIOB 4 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* RXD - conflicts with G0_CRS, ISI_HSYNC */
  1292. AT91_PIOB 5 AT91_PERIPH_B AT91_PINCTRL_NONE /* TXD - conflicts with G0_COL, PCK2 */
  1293. >;
  1294. };
  1295. pinctrl_usart2_rts: usart2_rts-0 {
  1296. atmel,pins = <AT91_PIOB 11 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* conflicts with G0_RX3, PWMH1 */
  1297. };
  1298. pinctrl_usart2_cts: usart2_cts-0 {
  1299. atmel,pins = <AT91_PIOB 3 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* conflicts with G0_TXER, ISI_VSYNC */
  1300. };
  1301. };
  1302. usart3 {
  1303. pinctrl_usart3: usart3-0 {
  1304. atmel,pins =
  1305. <AT91_PIOE 16 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* RXD */
  1306. AT91_PIOE 17 AT91_PERIPH_B AT91_PINCTRL_NONE /* TXD */
  1307. >;
  1308. };
  1309. };
  1310. usart4 {
  1311. pinctrl_usart4: usart4-0 {
  1312. atmel,pins =
  1313. <AT91_PIOE 26 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* RXD */
  1314. AT91_PIOE 27 AT91_PERIPH_B AT91_PINCTRL_NONE /* TXD */
  1315. >;
  1316. };
  1317. pinctrl_usart4_rts: usart4_rts-0 {
  1318. atmel,pins = <AT91_PIOE 28 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* conflicts with NWAIT, A19 */
  1319. };
  1320. pinctrl_usart4_cts: usart4_cts-0 {
  1321. atmel,pins = <AT91_PIOE 0 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* conflicts with A0/NBS0, MCI0_CDB */
  1322. };
  1323. };
  1324. };
  1325. aic: interrupt-controller@fc06e000 {
  1326. #interrupt-cells = <3>;
  1327. compatible = "atmel,sama5d4-aic";
  1328. interrupt-controller;
  1329. reg = <0xfc06e000 0x200>;
  1330. atmel,external-irqs = <56>;
  1331. };
  1332. };
  1333. };
  1334. };