omap44xx-clocks.dtsi 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Device Tree Source for OMAP4 clock data
  4. *
  5. * Copyright (C) 2013 Texas Instruments, Inc.
  6. */
  7. &cm1_clocks {
  8. extalt_clkin_ck: extalt_clkin_ck {
  9. #clock-cells = <0>;
  10. compatible = "fixed-clock";
  11. clock-output-names = "extalt_clkin_ck";
  12. clock-frequency = <59000000>;
  13. };
  14. pad_clks_src_ck: pad_clks_src_ck {
  15. #clock-cells = <0>;
  16. compatible = "fixed-clock";
  17. clock-output-names = "pad_clks_src_ck";
  18. clock-frequency = <12000000>;
  19. };
  20. pad_clks_ck: pad_clks_ck@108 {
  21. #clock-cells = <0>;
  22. compatible = "ti,gate-clock";
  23. clock-output-names = "pad_clks_ck";
  24. clocks = <&pad_clks_src_ck>;
  25. ti,bit-shift = <8>;
  26. reg = <0x0108>;
  27. };
  28. pad_slimbus_core_clks_ck: pad_slimbus_core_clks_ck {
  29. #clock-cells = <0>;
  30. compatible = "fixed-clock";
  31. clock-output-names = "pad_slimbus_core_clks_ck";
  32. clock-frequency = <12000000>;
  33. };
  34. secure_32k_clk_src_ck: secure_32k_clk_src_ck {
  35. #clock-cells = <0>;
  36. compatible = "fixed-clock";
  37. clock-output-names = "secure_32k_clk_src_ck";
  38. clock-frequency = <32768>;
  39. };
  40. slimbus_src_clk: slimbus_src_clk {
  41. #clock-cells = <0>;
  42. compatible = "fixed-clock";
  43. clock-output-names = "slimbus_src_clk";
  44. clock-frequency = <12000000>;
  45. };
  46. slimbus_clk: slimbus_clk@108 {
  47. #clock-cells = <0>;
  48. compatible = "ti,gate-clock";
  49. clock-output-names = "slimbus_clk";
  50. clocks = <&slimbus_src_clk>;
  51. ti,bit-shift = <10>;
  52. reg = <0x0108>;
  53. };
  54. sys_32k_ck: sys_32k_ck {
  55. #clock-cells = <0>;
  56. compatible = "fixed-clock";
  57. clock-output-names = "sys_32k_ck";
  58. clock-frequency = <32768>;
  59. };
  60. virt_12000000_ck: virt_12000000_ck {
  61. #clock-cells = <0>;
  62. compatible = "fixed-clock";
  63. clock-output-names = "virt_12000000_ck";
  64. clock-frequency = <12000000>;
  65. };
  66. virt_13000000_ck: virt_13000000_ck {
  67. #clock-cells = <0>;
  68. compatible = "fixed-clock";
  69. clock-output-names = "virt_13000000_ck";
  70. clock-frequency = <13000000>;
  71. };
  72. virt_16800000_ck: virt_16800000_ck {
  73. #clock-cells = <0>;
  74. compatible = "fixed-clock";
  75. clock-output-names = "virt_16800000_ck";
  76. clock-frequency = <16800000>;
  77. };
  78. virt_19200000_ck: virt_19200000_ck {
  79. #clock-cells = <0>;
  80. compatible = "fixed-clock";
  81. clock-output-names = "virt_19200000_ck";
  82. clock-frequency = <19200000>;
  83. };
  84. virt_26000000_ck: virt_26000000_ck {
  85. #clock-cells = <0>;
  86. compatible = "fixed-clock";
  87. clock-output-names = "virt_26000000_ck";
  88. clock-frequency = <26000000>;
  89. };
  90. virt_27000000_ck: virt_27000000_ck {
  91. #clock-cells = <0>;
  92. compatible = "fixed-clock";
  93. clock-output-names = "virt_27000000_ck";
  94. clock-frequency = <27000000>;
  95. };
  96. virt_38400000_ck: virt_38400000_ck {
  97. #clock-cells = <0>;
  98. compatible = "fixed-clock";
  99. clock-output-names = "virt_38400000_ck";
  100. clock-frequency = <38400000>;
  101. };
  102. tie_low_clock_ck: tie_low_clock_ck {
  103. #clock-cells = <0>;
  104. compatible = "fixed-clock";
  105. clock-output-names = "tie_low_clock_ck";
  106. clock-frequency = <0>;
  107. };
  108. utmi_phy_clkout_ck: utmi_phy_clkout_ck {
  109. #clock-cells = <0>;
  110. compatible = "fixed-clock";
  111. clock-output-names = "utmi_phy_clkout_ck";
  112. clock-frequency = <60000000>;
  113. };
  114. xclk60mhsp1_ck: xclk60mhsp1_ck {
  115. #clock-cells = <0>;
  116. compatible = "fixed-clock";
  117. clock-output-names = "xclk60mhsp1_ck";
  118. clock-frequency = <60000000>;
  119. };
  120. xclk60mhsp2_ck: xclk60mhsp2_ck {
  121. #clock-cells = <0>;
  122. compatible = "fixed-clock";
  123. clock-output-names = "xclk60mhsp2_ck";
  124. clock-frequency = <60000000>;
  125. };
  126. xclk60motg_ck: xclk60motg_ck {
  127. #clock-cells = <0>;
  128. compatible = "fixed-clock";
  129. clock-output-names = "xclk60motg_ck";
  130. clock-frequency = <60000000>;
  131. };
  132. dpll_abe_ck: dpll_abe_ck@1e0 {
  133. #clock-cells = <0>;
  134. compatible = "ti,omap4-dpll-m4xen-clock";
  135. clock-output-names = "dpll_abe_ck";
  136. clocks = <&abe_dpll_refclk_mux_ck>, <&abe_dpll_bypass_clk_mux_ck>;
  137. reg = <0x01e0>, <0x01e4>, <0x01ec>, <0x01e8>;
  138. };
  139. dpll_abe_x2_ck: dpll_abe_x2_ck@1f0 {
  140. #clock-cells = <0>;
  141. compatible = "ti,omap4-dpll-x2-clock";
  142. clock-output-names = "dpll_abe_x2_ck";
  143. clocks = <&dpll_abe_ck>;
  144. reg = <0x01f0>;
  145. };
  146. dpll_abe_m2x2_ck: dpll_abe_m2x2_ck@1f0 {
  147. #clock-cells = <0>;
  148. compatible = "ti,divider-clock";
  149. clock-output-names = "dpll_abe_m2x2_ck";
  150. clocks = <&dpll_abe_x2_ck>;
  151. ti,max-div = <31>;
  152. ti,autoidle-shift = <8>;
  153. reg = <0x01f0>;
  154. ti,index-starts-at-one;
  155. ti,invert-autoidle-bit;
  156. };
  157. abe_24m_fclk: abe_24m_fclk {
  158. #clock-cells = <0>;
  159. compatible = "fixed-factor-clock";
  160. clock-output-names = "abe_24m_fclk";
  161. clocks = <&dpll_abe_m2x2_ck>;
  162. clock-mult = <1>;
  163. clock-div = <8>;
  164. };
  165. abe_clk: abe_clk@108 {
  166. #clock-cells = <0>;
  167. compatible = "ti,divider-clock";
  168. clock-output-names = "abe_clk";
  169. clocks = <&dpll_abe_m2x2_ck>;
  170. ti,max-div = <4>;
  171. reg = <0x0108>;
  172. ti,index-power-of-two;
  173. };
  174. dpll_abe_m3x2_ck: dpll_abe_m3x2_ck@1f4 {
  175. #clock-cells = <0>;
  176. compatible = "ti,divider-clock";
  177. clock-output-names = "dpll_abe_m3x2_ck";
  178. clocks = <&dpll_abe_x2_ck>;
  179. ti,max-div = <31>;
  180. ti,autoidle-shift = <8>;
  181. reg = <0x01f4>;
  182. ti,index-starts-at-one;
  183. ti,invert-autoidle-bit;
  184. };
  185. core_hsd_byp_clk_mux_ck: core_hsd_byp_clk_mux_ck@12c {
  186. #clock-cells = <0>;
  187. compatible = "ti,mux-clock";
  188. clock-output-names = "core_hsd_byp_clk_mux_ck";
  189. clocks = <&sys_clkin_ck>, <&dpll_abe_m3x2_ck>;
  190. ti,bit-shift = <23>;
  191. reg = <0x012c>;
  192. };
  193. dpll_core_ck: dpll_core_ck@120 {
  194. #clock-cells = <0>;
  195. compatible = "ti,omap4-dpll-core-clock";
  196. clock-output-names = "dpll_core_ck";
  197. clocks = <&sys_clkin_ck>, <&core_hsd_byp_clk_mux_ck>;
  198. reg = <0x0120>, <0x0124>, <0x012c>, <0x0128>;
  199. };
  200. dpll_core_x2_ck: dpll_core_x2_ck {
  201. #clock-cells = <0>;
  202. compatible = "ti,omap4-dpll-x2-clock";
  203. clock-output-names = "dpll_core_x2_ck";
  204. clocks = <&dpll_core_ck>;
  205. };
  206. dpll_core_m6x2_ck: dpll_core_m6x2_ck@140 {
  207. #clock-cells = <0>;
  208. compatible = "ti,divider-clock";
  209. clock-output-names = "dpll_core_m6x2_ck";
  210. clocks = <&dpll_core_x2_ck>;
  211. ti,max-div = <31>;
  212. ti,autoidle-shift = <8>;
  213. reg = <0x0140>;
  214. ti,index-starts-at-one;
  215. ti,invert-autoidle-bit;
  216. };
  217. dpll_core_m2_ck: dpll_core_m2_ck@130 {
  218. #clock-cells = <0>;
  219. compatible = "ti,divider-clock";
  220. clock-output-names = "dpll_core_m2_ck";
  221. clocks = <&dpll_core_ck>;
  222. ti,max-div = <31>;
  223. ti,autoidle-shift = <8>;
  224. reg = <0x0130>;
  225. ti,index-starts-at-one;
  226. ti,invert-autoidle-bit;
  227. };
  228. ddrphy_ck: ddrphy_ck {
  229. #clock-cells = <0>;
  230. compatible = "fixed-factor-clock";
  231. clock-output-names = "ddrphy_ck";
  232. clocks = <&dpll_core_m2_ck>;
  233. clock-mult = <1>;
  234. clock-div = <2>;
  235. };
  236. dpll_core_m5x2_ck: dpll_core_m5x2_ck@13c {
  237. #clock-cells = <0>;
  238. compatible = "ti,divider-clock";
  239. clock-output-names = "dpll_core_m5x2_ck";
  240. clocks = <&dpll_core_x2_ck>;
  241. ti,max-div = <31>;
  242. ti,autoidle-shift = <8>;
  243. reg = <0x013c>;
  244. ti,index-starts-at-one;
  245. ti,invert-autoidle-bit;
  246. };
  247. div_core_ck: div_core_ck@100 {
  248. #clock-cells = <0>;
  249. compatible = "ti,divider-clock";
  250. clock-output-names = "div_core_ck";
  251. clocks = <&dpll_core_m5x2_ck>;
  252. reg = <0x0100>;
  253. ti,max-div = <2>;
  254. };
  255. div_iva_hs_clk: div_iva_hs_clk@1dc {
  256. #clock-cells = <0>;
  257. compatible = "ti,divider-clock";
  258. clock-output-names = "div_iva_hs_clk";
  259. clocks = <&dpll_core_m5x2_ck>;
  260. ti,max-div = <4>;
  261. reg = <0x01dc>;
  262. ti,index-power-of-two;
  263. };
  264. div_mpu_hs_clk: div_mpu_hs_clk@19c {
  265. #clock-cells = <0>;
  266. compatible = "ti,divider-clock";
  267. clock-output-names = "div_mpu_hs_clk";
  268. clocks = <&dpll_core_m5x2_ck>;
  269. ti,max-div = <4>;
  270. reg = <0x019c>;
  271. ti,index-power-of-two;
  272. };
  273. dpll_core_m4x2_ck: dpll_core_m4x2_ck@138 {
  274. #clock-cells = <0>;
  275. compatible = "ti,divider-clock";
  276. clock-output-names = "dpll_core_m4x2_ck";
  277. clocks = <&dpll_core_x2_ck>;
  278. ti,max-div = <31>;
  279. ti,autoidle-shift = <8>;
  280. reg = <0x0138>;
  281. ti,index-starts-at-one;
  282. ti,invert-autoidle-bit;
  283. };
  284. dll_clk_div_ck: dll_clk_div_ck {
  285. #clock-cells = <0>;
  286. compatible = "fixed-factor-clock";
  287. clock-output-names = "dll_clk_div_ck";
  288. clocks = <&dpll_core_m4x2_ck>;
  289. clock-mult = <1>;
  290. clock-div = <2>;
  291. };
  292. dpll_abe_m2_ck: dpll_abe_m2_ck@1f0 {
  293. #clock-cells = <0>;
  294. compatible = "ti,divider-clock";
  295. clock-output-names = "dpll_abe_m2_ck";
  296. clocks = <&dpll_abe_ck>;
  297. ti,max-div = <31>;
  298. reg = <0x01f0>;
  299. ti,index-starts-at-one;
  300. };
  301. dpll_core_m3x2_gate_ck: dpll_core_m3x2_gate_ck@134 {
  302. #clock-cells = <0>;
  303. compatible = "ti,composite-no-wait-gate-clock";
  304. clock-output-names = "dpll_core_m3x2_gate_ck";
  305. clocks = <&dpll_core_x2_ck>;
  306. ti,bit-shift = <8>;
  307. reg = <0x0134>;
  308. };
  309. dpll_core_m3x2_div_ck: dpll_core_m3x2_div_ck@134 {
  310. #clock-cells = <0>;
  311. compatible = "ti,composite-divider-clock";
  312. clock-output-names = "dpll_core_m3x2_div_ck";
  313. clocks = <&dpll_core_x2_ck>;
  314. ti,max-div = <31>;
  315. reg = <0x0134>;
  316. ti,index-starts-at-one;
  317. };
  318. dpll_core_m3x2_ck: dpll_core_m3x2_ck {
  319. #clock-cells = <0>;
  320. compatible = "ti,composite-clock";
  321. clock-output-names = "dpll_core_m3x2_ck";
  322. clocks = <&dpll_core_m3x2_gate_ck>, <&dpll_core_m3x2_div_ck>;
  323. };
  324. dpll_core_m7x2_ck: dpll_core_m7x2_ck@144 {
  325. #clock-cells = <0>;
  326. compatible = "ti,divider-clock";
  327. clock-output-names = "dpll_core_m7x2_ck";
  328. clocks = <&dpll_core_x2_ck>;
  329. ti,max-div = <31>;
  330. ti,autoidle-shift = <8>;
  331. reg = <0x0144>;
  332. ti,index-starts-at-one;
  333. ti,invert-autoidle-bit;
  334. };
  335. iva_hsd_byp_clk_mux_ck: iva_hsd_byp_clk_mux_ck@1ac {
  336. #clock-cells = <0>;
  337. compatible = "ti,mux-clock";
  338. clock-output-names = "iva_hsd_byp_clk_mux_ck";
  339. clocks = <&sys_clkin_ck>, <&div_iva_hs_clk>;
  340. ti,bit-shift = <23>;
  341. reg = <0x01ac>;
  342. };
  343. dpll_iva_ck: dpll_iva_ck@1a0 {
  344. #clock-cells = <0>;
  345. compatible = "ti,omap4-dpll-clock";
  346. clock-output-names = "dpll_iva_ck";
  347. clocks = <&sys_clkin_ck>, <&iva_hsd_byp_clk_mux_ck>;
  348. reg = <0x01a0>, <0x01a4>, <0x01ac>, <0x01a8>;
  349. assigned-clocks = <&dpll_iva_ck>;
  350. assigned-clock-rates = <931200000>;
  351. };
  352. dpll_iva_x2_ck: dpll_iva_x2_ck {
  353. #clock-cells = <0>;
  354. compatible = "ti,omap4-dpll-x2-clock";
  355. clock-output-names = "dpll_iva_x2_ck";
  356. clocks = <&dpll_iva_ck>;
  357. };
  358. dpll_iva_m4x2_ck: dpll_iva_m4x2_ck@1b8 {
  359. #clock-cells = <0>;
  360. compatible = "ti,divider-clock";
  361. clock-output-names = "dpll_iva_m4x2_ck";
  362. clocks = <&dpll_iva_x2_ck>;
  363. ti,max-div = <31>;
  364. ti,autoidle-shift = <8>;
  365. reg = <0x01b8>;
  366. ti,index-starts-at-one;
  367. ti,invert-autoidle-bit;
  368. assigned-clocks = <&dpll_iva_m4x2_ck>;
  369. assigned-clock-rates = <465600000>;
  370. };
  371. dpll_iva_m5x2_ck: dpll_iva_m5x2_ck@1bc {
  372. #clock-cells = <0>;
  373. compatible = "ti,divider-clock";
  374. clock-output-names = "dpll_iva_m5x2_ck";
  375. clocks = <&dpll_iva_x2_ck>;
  376. ti,max-div = <31>;
  377. ti,autoidle-shift = <8>;
  378. reg = <0x01bc>;
  379. ti,index-starts-at-one;
  380. ti,invert-autoidle-bit;
  381. assigned-clocks = <&dpll_iva_m5x2_ck>;
  382. assigned-clock-rates = <266100000>;
  383. };
  384. dpll_mpu_ck: dpll_mpu_ck@160 {
  385. #clock-cells = <0>;
  386. compatible = "ti,omap4-dpll-clock";
  387. clock-output-names = "dpll_mpu_ck";
  388. clocks = <&sys_clkin_ck>, <&div_mpu_hs_clk>;
  389. reg = <0x0160>, <0x0164>, <0x016c>, <0x0168>;
  390. };
  391. dpll_mpu_m2_ck: dpll_mpu_m2_ck@170 {
  392. #clock-cells = <0>;
  393. compatible = "ti,divider-clock";
  394. clock-output-names = "dpll_mpu_m2_ck";
  395. clocks = <&dpll_mpu_ck>;
  396. ti,max-div = <31>;
  397. ti,autoidle-shift = <8>;
  398. reg = <0x0170>;
  399. ti,index-starts-at-one;
  400. ti,invert-autoidle-bit;
  401. };
  402. per_hs_clk_div_ck: per_hs_clk_div_ck {
  403. #clock-cells = <0>;
  404. compatible = "fixed-factor-clock";
  405. clock-output-names = "per_hs_clk_div_ck";
  406. clocks = <&dpll_abe_m3x2_ck>;
  407. clock-mult = <1>;
  408. clock-div = <2>;
  409. };
  410. usb_hs_clk_div_ck: usb_hs_clk_div_ck {
  411. #clock-cells = <0>;
  412. compatible = "fixed-factor-clock";
  413. clock-output-names = "usb_hs_clk_div_ck";
  414. clocks = <&dpll_abe_m3x2_ck>;
  415. clock-mult = <1>;
  416. clock-div = <3>;
  417. };
  418. l3_div_ck: l3_div_ck@100 {
  419. #clock-cells = <0>;
  420. compatible = "ti,divider-clock";
  421. clock-output-names = "l3_div_ck";
  422. clocks = <&div_core_ck>;
  423. ti,bit-shift = <4>;
  424. ti,max-div = <2>;
  425. reg = <0x0100>;
  426. };
  427. l4_div_ck: l4_div_ck@100 {
  428. #clock-cells = <0>;
  429. compatible = "ti,divider-clock";
  430. clock-output-names = "l4_div_ck";
  431. clocks = <&l3_div_ck>;
  432. ti,bit-shift = <8>;
  433. ti,max-div = <2>;
  434. reg = <0x0100>;
  435. };
  436. lp_clk_div_ck: lp_clk_div_ck {
  437. #clock-cells = <0>;
  438. compatible = "fixed-factor-clock";
  439. clock-output-names = "lp_clk_div_ck";
  440. clocks = <&dpll_abe_m2x2_ck>;
  441. clock-mult = <1>;
  442. clock-div = <16>;
  443. };
  444. mpu_periphclk: mpu_periphclk {
  445. #clock-cells = <0>;
  446. compatible = "fixed-factor-clock";
  447. clock-output-names = "mpu_periphclk";
  448. clocks = <&dpll_mpu_ck>;
  449. clock-mult = <1>;
  450. clock-div = <2>;
  451. };
  452. ocp_abe_iclk: ocp_abe_iclk@528 {
  453. #clock-cells = <0>;
  454. compatible = "ti,divider-clock";
  455. clock-output-names = "ocp_abe_iclk";
  456. clocks = <&abe_clkctrl OMAP4_AESS_CLKCTRL 24>;
  457. ti,bit-shift = <24>;
  458. reg = <0x0528>;
  459. ti,dividers = <2>, <1>;
  460. };
  461. per_abe_24m_fclk: per_abe_24m_fclk {
  462. #clock-cells = <0>;
  463. compatible = "fixed-factor-clock";
  464. clock-output-names = "per_abe_24m_fclk";
  465. clocks = <&dpll_abe_m2_ck>;
  466. clock-mult = <1>;
  467. clock-div = <4>;
  468. };
  469. dummy_ck: dummy_ck {
  470. #clock-cells = <0>;
  471. compatible = "fixed-clock";
  472. clock-output-names = "dummy_ck";
  473. clock-frequency = <0>;
  474. };
  475. };
  476. &prm_clocks {
  477. sys_clkin_ck: sys_clkin_ck@110 {
  478. #clock-cells = <0>;
  479. compatible = "ti,mux-clock";
  480. clock-output-names = "sys_clkin_ck";
  481. clocks = <&virt_12000000_ck>, <&virt_13000000_ck>, <&virt_16800000_ck>, <&virt_19200000_ck>, <&virt_26000000_ck>, <&virt_27000000_ck>, <&virt_38400000_ck>;
  482. reg = <0x0110>;
  483. ti,index-starts-at-one;
  484. };
  485. abe_dpll_bypass_clk_mux_ck: abe_dpll_bypass_clk_mux_ck@108 {
  486. #clock-cells = <0>;
  487. compatible = "ti,mux-clock";
  488. clock-output-names = "abe_dpll_bypass_clk_mux_ck";
  489. clocks = <&sys_clkin_ck>, <&sys_32k_ck>;
  490. ti,bit-shift = <24>;
  491. reg = <0x0108>;
  492. };
  493. abe_dpll_refclk_mux_ck: abe_dpll_refclk_mux_ck@10c {
  494. #clock-cells = <0>;
  495. compatible = "ti,mux-clock";
  496. clock-output-names = "abe_dpll_refclk_mux_ck";
  497. clocks = <&sys_clkin_ck>, <&sys_32k_ck>;
  498. reg = <0x010c>;
  499. };
  500. dbgclk_mux_ck: dbgclk_mux_ck {
  501. #clock-cells = <0>;
  502. compatible = "fixed-factor-clock";
  503. clock-output-names = "dbgclk_mux_ck";
  504. clocks = <&sys_clkin_ck>;
  505. clock-mult = <1>;
  506. clock-div = <1>;
  507. };
  508. l4_wkup_clk_mux_ck: l4_wkup_clk_mux_ck@108 {
  509. #clock-cells = <0>;
  510. compatible = "ti,mux-clock";
  511. clock-output-names = "l4_wkup_clk_mux_ck";
  512. clocks = <&sys_clkin_ck>, <&lp_clk_div_ck>;
  513. reg = <0x0108>;
  514. };
  515. syc_clk_div_ck: syc_clk_div_ck@100 {
  516. #clock-cells = <0>;
  517. compatible = "ti,divider-clock";
  518. clock-output-names = "syc_clk_div_ck";
  519. clocks = <&sys_clkin_ck>;
  520. reg = <0x0100>;
  521. ti,max-div = <2>;
  522. };
  523. usim_ck: usim_ck@1858 {
  524. #clock-cells = <0>;
  525. compatible = "ti,divider-clock";
  526. clock-output-names = "usim_ck";
  527. clocks = <&dpll_per_m4x2_ck>;
  528. ti,bit-shift = <24>;
  529. reg = <0x1858>;
  530. ti,dividers = <14>, <18>;
  531. };
  532. usim_fclk: usim_fclk@1858 {
  533. #clock-cells = <0>;
  534. compatible = "ti,gate-clock";
  535. clock-output-names = "usim_fclk";
  536. clocks = <&usim_ck>;
  537. ti,bit-shift = <8>;
  538. reg = <0x1858>;
  539. };
  540. trace_clk_div_ck: trace_clk_div_ck {
  541. #clock-cells = <0>;
  542. compatible = "ti,clkdm-gate-clock";
  543. clock-output-names = "trace_clk_div_ck";
  544. clocks = <&emu_sys_clkctrl OMAP4_DEBUGSS_CLKCTRL 24>;
  545. };
  546. };
  547. &prm_clockdomains {
  548. emu_sys_clkdm: emu_sys_clkdm {
  549. compatible = "ti,clockdomain";
  550. clock-output-names = "emu_sys_clkdm";
  551. clocks = <&trace_clk_div_ck>;
  552. };
  553. };
  554. &cm2_clocks {
  555. per_hsd_byp_clk_mux_ck: per_hsd_byp_clk_mux_ck@14c {
  556. #clock-cells = <0>;
  557. compatible = "ti,mux-clock";
  558. clock-output-names = "per_hsd_byp_clk_mux_ck";
  559. clocks = <&sys_clkin_ck>, <&per_hs_clk_div_ck>;
  560. ti,bit-shift = <23>;
  561. reg = <0x014c>;
  562. };
  563. dpll_per_ck: dpll_per_ck@140 {
  564. #clock-cells = <0>;
  565. compatible = "ti,omap4-dpll-clock";
  566. clock-output-names = "dpll_per_ck";
  567. clocks = <&sys_clkin_ck>, <&per_hsd_byp_clk_mux_ck>;
  568. reg = <0x0140>, <0x0144>, <0x014c>, <0x0148>;
  569. };
  570. dpll_per_m2_ck: dpll_per_m2_ck@150 {
  571. #clock-cells = <0>;
  572. compatible = "ti,divider-clock";
  573. clock-output-names = "dpll_per_m2_ck";
  574. clocks = <&dpll_per_ck>;
  575. ti,max-div = <31>;
  576. reg = <0x0150>;
  577. ti,index-starts-at-one;
  578. };
  579. dpll_per_x2_ck: dpll_per_x2_ck@150 {
  580. #clock-cells = <0>;
  581. compatible = "ti,omap4-dpll-x2-clock";
  582. clock-output-names = "dpll_per_x2_ck";
  583. clocks = <&dpll_per_ck>;
  584. reg = <0x0150>;
  585. };
  586. dpll_per_m2x2_ck: dpll_per_m2x2_ck@150 {
  587. #clock-cells = <0>;
  588. compatible = "ti,divider-clock";
  589. clock-output-names = "dpll_per_m2x2_ck";
  590. clocks = <&dpll_per_x2_ck>;
  591. ti,max-div = <31>;
  592. ti,autoidle-shift = <8>;
  593. reg = <0x0150>;
  594. ti,index-starts-at-one;
  595. ti,invert-autoidle-bit;
  596. };
  597. dpll_per_m3x2_gate_ck: dpll_per_m3x2_gate_ck@154 {
  598. #clock-cells = <0>;
  599. compatible = "ti,composite-no-wait-gate-clock";
  600. clock-output-names = "dpll_per_m3x2_gate_ck";
  601. clocks = <&dpll_per_x2_ck>;
  602. ti,bit-shift = <8>;
  603. reg = <0x0154>;
  604. };
  605. dpll_per_m3x2_div_ck: dpll_per_m3x2_div_ck@154 {
  606. #clock-cells = <0>;
  607. compatible = "ti,composite-divider-clock";
  608. clock-output-names = "dpll_per_m3x2_div_ck";
  609. clocks = <&dpll_per_x2_ck>;
  610. ti,max-div = <31>;
  611. reg = <0x0154>;
  612. ti,index-starts-at-one;
  613. };
  614. dpll_per_m3x2_ck: dpll_per_m3x2_ck {
  615. #clock-cells = <0>;
  616. compatible = "ti,composite-clock";
  617. clock-output-names = "dpll_per_m3x2_ck";
  618. clocks = <&dpll_per_m3x2_gate_ck>, <&dpll_per_m3x2_div_ck>;
  619. };
  620. dpll_per_m4x2_ck: dpll_per_m4x2_ck@158 {
  621. #clock-cells = <0>;
  622. compatible = "ti,divider-clock";
  623. clock-output-names = "dpll_per_m4x2_ck";
  624. clocks = <&dpll_per_x2_ck>;
  625. ti,max-div = <31>;
  626. ti,autoidle-shift = <8>;
  627. reg = <0x0158>;
  628. ti,index-starts-at-one;
  629. ti,invert-autoidle-bit;
  630. };
  631. dpll_per_m5x2_ck: dpll_per_m5x2_ck@15c {
  632. #clock-cells = <0>;
  633. compatible = "ti,divider-clock";
  634. clock-output-names = "dpll_per_m5x2_ck";
  635. clocks = <&dpll_per_x2_ck>;
  636. ti,max-div = <31>;
  637. ti,autoidle-shift = <8>;
  638. reg = <0x015c>;
  639. ti,index-starts-at-one;
  640. ti,invert-autoidle-bit;
  641. };
  642. dpll_per_m6x2_ck: dpll_per_m6x2_ck@160 {
  643. #clock-cells = <0>;
  644. compatible = "ti,divider-clock";
  645. clock-output-names = "dpll_per_m6x2_ck";
  646. clocks = <&dpll_per_x2_ck>;
  647. ti,max-div = <31>;
  648. ti,autoidle-shift = <8>;
  649. reg = <0x0160>;
  650. ti,index-starts-at-one;
  651. ti,invert-autoidle-bit;
  652. };
  653. dpll_per_m7x2_ck: dpll_per_m7x2_ck@164 {
  654. #clock-cells = <0>;
  655. compatible = "ti,divider-clock";
  656. clock-output-names = "dpll_per_m7x2_ck";
  657. clocks = <&dpll_per_x2_ck>;
  658. ti,max-div = <31>;
  659. ti,autoidle-shift = <8>;
  660. reg = <0x0164>;
  661. ti,index-starts-at-one;
  662. ti,invert-autoidle-bit;
  663. };
  664. dpll_usb_ck: dpll_usb_ck@180 {
  665. #clock-cells = <0>;
  666. compatible = "ti,omap4-dpll-j-type-clock";
  667. clock-output-names = "dpll_usb_ck";
  668. clocks = <&sys_clkin_ck>, <&usb_hs_clk_div_ck>;
  669. reg = <0x0180>, <0x0184>, <0x018c>, <0x0188>;
  670. };
  671. dpll_usb_clkdcoldo_ck: dpll_usb_clkdcoldo_ck@1b4 {
  672. #clock-cells = <0>;
  673. compatible = "ti,fixed-factor-clock";
  674. clock-output-names = "dpll_usb_clkdcoldo_ck";
  675. clocks = <&dpll_usb_ck>;
  676. ti,clock-div = <1>;
  677. ti,autoidle-shift = <8>;
  678. reg = <0x01b4>;
  679. ti,clock-mult = <1>;
  680. ti,invert-autoidle-bit;
  681. };
  682. dpll_usb_m2_ck: dpll_usb_m2_ck@190 {
  683. #clock-cells = <0>;
  684. compatible = "ti,divider-clock";
  685. clock-output-names = "dpll_usb_m2_ck";
  686. clocks = <&dpll_usb_ck>;
  687. ti,max-div = <127>;
  688. ti,autoidle-shift = <8>;
  689. reg = <0x0190>;
  690. ti,index-starts-at-one;
  691. ti,invert-autoidle-bit;
  692. };
  693. ducati_clk_mux_ck: ducati_clk_mux_ck@100 {
  694. #clock-cells = <0>;
  695. compatible = "ti,mux-clock";
  696. clock-output-names = "ducati_clk_mux_ck";
  697. clocks = <&div_core_ck>, <&dpll_per_m6x2_ck>;
  698. reg = <0x0100>;
  699. };
  700. func_12m_fclk: func_12m_fclk {
  701. #clock-cells = <0>;
  702. compatible = "fixed-factor-clock";
  703. clock-output-names = "func_12m_fclk";
  704. clocks = <&dpll_per_m2x2_ck>;
  705. clock-mult = <1>;
  706. clock-div = <16>;
  707. };
  708. func_24m_clk: func_24m_clk {
  709. #clock-cells = <0>;
  710. compatible = "fixed-factor-clock";
  711. clock-output-names = "func_24m_clk";
  712. clocks = <&dpll_per_m2_ck>;
  713. clock-mult = <1>;
  714. clock-div = <4>;
  715. };
  716. func_24mc_fclk: func_24mc_fclk {
  717. #clock-cells = <0>;
  718. compatible = "fixed-factor-clock";
  719. clock-output-names = "func_24mc_fclk";
  720. clocks = <&dpll_per_m2x2_ck>;
  721. clock-mult = <1>;
  722. clock-div = <8>;
  723. };
  724. func_48m_fclk: func_48m_fclk@108 {
  725. #clock-cells = <0>;
  726. compatible = "ti,divider-clock";
  727. clock-output-names = "func_48m_fclk";
  728. clocks = <&dpll_per_m2x2_ck>;
  729. reg = <0x0108>;
  730. ti,dividers = <4>, <8>;
  731. };
  732. func_48mc_fclk: func_48mc_fclk {
  733. #clock-cells = <0>;
  734. compatible = "fixed-factor-clock";
  735. clock-output-names = "func_48mc_fclk";
  736. clocks = <&dpll_per_m2x2_ck>;
  737. clock-mult = <1>;
  738. clock-div = <4>;
  739. };
  740. func_64m_fclk: func_64m_fclk@108 {
  741. #clock-cells = <0>;
  742. compatible = "ti,divider-clock";
  743. clock-output-names = "func_64m_fclk";
  744. clocks = <&dpll_per_m4x2_ck>;
  745. reg = <0x0108>;
  746. ti,dividers = <2>, <4>;
  747. };
  748. func_96m_fclk: func_96m_fclk@108 {
  749. #clock-cells = <0>;
  750. compatible = "ti,divider-clock";
  751. clock-output-names = "func_96m_fclk";
  752. clocks = <&dpll_per_m2x2_ck>;
  753. reg = <0x0108>;
  754. ti,dividers = <2>, <4>;
  755. };
  756. init_60m_fclk: init_60m_fclk@104 {
  757. #clock-cells = <0>;
  758. compatible = "ti,divider-clock";
  759. clock-output-names = "init_60m_fclk";
  760. clocks = <&dpll_usb_m2_ck>;
  761. reg = <0x0104>;
  762. ti,dividers = <1>, <8>;
  763. };
  764. per_abe_nc_fclk: per_abe_nc_fclk@108 {
  765. #clock-cells = <0>;
  766. compatible = "ti,divider-clock";
  767. clock-output-names = "per_abe_nc_fclk";
  768. clocks = <&dpll_abe_m2_ck>;
  769. reg = <0x0108>;
  770. ti,max-div = <2>;
  771. };
  772. usb_phy_cm_clk32k: usb_phy_cm_clk32k@640 {
  773. #clock-cells = <0>;
  774. compatible = "ti,gate-clock";
  775. clock-output-names = "usb_phy_cm_clk32k";
  776. clocks = <&sys_32k_ck>;
  777. ti,bit-shift = <8>;
  778. reg = <0x0640>;
  779. };
  780. };
  781. &cm2_clockdomains {
  782. l3_init_clkdm: l3_init_clkdm {
  783. compatible = "ti,clockdomain";
  784. clock-output-names = "l3_init_clkdm";
  785. clocks = <&dpll_usb_ck>;
  786. };
  787. };
  788. &scrm_clocks {
  789. auxclk0_src_gate_ck: auxclk0_src_gate_ck@310 {
  790. #clock-cells = <0>;
  791. compatible = "ti,composite-no-wait-gate-clock";
  792. clock-output-names = "auxclk0_src_gate_ck";
  793. clocks = <&dpll_core_m3x2_ck>;
  794. ti,bit-shift = <8>;
  795. reg = <0x0310>;
  796. };
  797. auxclk0_src_mux_ck: auxclk0_src_mux_ck@310 {
  798. #clock-cells = <0>;
  799. compatible = "ti,composite-mux-clock";
  800. clock-output-names = "auxclk0_src_mux_ck";
  801. clocks = <&sys_clkin_ck>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
  802. ti,bit-shift = <1>;
  803. reg = <0x0310>;
  804. };
  805. auxclk0_src_ck: auxclk0_src_ck {
  806. #clock-cells = <0>;
  807. compatible = "ti,composite-clock";
  808. clock-output-names = "auxclk0_src_ck";
  809. clocks = <&auxclk0_src_gate_ck>, <&auxclk0_src_mux_ck>;
  810. };
  811. auxclk0_ck: auxclk0_ck@310 {
  812. #clock-cells = <0>;
  813. compatible = "ti,divider-clock";
  814. clock-output-names = "auxclk0_ck";
  815. clocks = <&auxclk0_src_ck>;
  816. ti,bit-shift = <16>;
  817. ti,max-div = <16>;
  818. reg = <0x0310>;
  819. };
  820. auxclk1_src_gate_ck: auxclk1_src_gate_ck@314 {
  821. #clock-cells = <0>;
  822. compatible = "ti,composite-no-wait-gate-clock";
  823. clock-output-names = "auxclk1_src_gate_ck";
  824. clocks = <&dpll_core_m3x2_ck>;
  825. ti,bit-shift = <8>;
  826. reg = <0x0314>;
  827. };
  828. auxclk1_src_mux_ck: auxclk1_src_mux_ck@314 {
  829. #clock-cells = <0>;
  830. compatible = "ti,composite-mux-clock";
  831. clock-output-names = "auxclk1_src_mux_ck";
  832. clocks = <&sys_clkin_ck>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
  833. ti,bit-shift = <1>;
  834. reg = <0x0314>;
  835. };
  836. auxclk1_src_ck: auxclk1_src_ck {
  837. #clock-cells = <0>;
  838. compatible = "ti,composite-clock";
  839. clock-output-names = "auxclk1_src_ck";
  840. clocks = <&auxclk1_src_gate_ck>, <&auxclk1_src_mux_ck>;
  841. };
  842. auxclk1_ck: auxclk1_ck@314 {
  843. #clock-cells = <0>;
  844. compatible = "ti,divider-clock";
  845. clock-output-names = "auxclk1_ck";
  846. clocks = <&auxclk1_src_ck>;
  847. ti,bit-shift = <16>;
  848. ti,max-div = <16>;
  849. reg = <0x0314>;
  850. };
  851. auxclk2_src_gate_ck: auxclk2_src_gate_ck@318 {
  852. #clock-cells = <0>;
  853. compatible = "ti,composite-no-wait-gate-clock";
  854. clock-output-names = "auxclk2_src_gate_ck";
  855. clocks = <&dpll_core_m3x2_ck>;
  856. ti,bit-shift = <8>;
  857. reg = <0x0318>;
  858. };
  859. auxclk2_src_mux_ck: auxclk2_src_mux_ck@318 {
  860. #clock-cells = <0>;
  861. compatible = "ti,composite-mux-clock";
  862. clock-output-names = "auxclk2_src_mux_ck";
  863. clocks = <&sys_clkin_ck>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
  864. ti,bit-shift = <1>;
  865. reg = <0x0318>;
  866. };
  867. auxclk2_src_ck: auxclk2_src_ck {
  868. #clock-cells = <0>;
  869. compatible = "ti,composite-clock";
  870. clock-output-names = "auxclk2_src_ck";
  871. clocks = <&auxclk2_src_gate_ck>, <&auxclk2_src_mux_ck>;
  872. };
  873. auxclk2_ck: auxclk2_ck@318 {
  874. #clock-cells = <0>;
  875. compatible = "ti,divider-clock";
  876. clock-output-names = "auxclk2_ck";
  877. clocks = <&auxclk2_src_ck>;
  878. ti,bit-shift = <16>;
  879. ti,max-div = <16>;
  880. reg = <0x0318>;
  881. };
  882. auxclk3_src_gate_ck: auxclk3_src_gate_ck@31c {
  883. #clock-cells = <0>;
  884. compatible = "ti,composite-no-wait-gate-clock";
  885. clock-output-names = "auxclk3_src_gate_ck";
  886. clocks = <&dpll_core_m3x2_ck>;
  887. ti,bit-shift = <8>;
  888. reg = <0x031c>;
  889. };
  890. auxclk3_src_mux_ck: auxclk3_src_mux_ck@31c {
  891. #clock-cells = <0>;
  892. compatible = "ti,composite-mux-clock";
  893. clock-output-names = "auxclk3_src_mux_ck";
  894. clocks = <&sys_clkin_ck>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
  895. ti,bit-shift = <1>;
  896. reg = <0x031c>;
  897. };
  898. auxclk3_src_ck: auxclk3_src_ck {
  899. #clock-cells = <0>;
  900. compatible = "ti,composite-clock";
  901. clock-output-names = "auxclk3_src_ck";
  902. clocks = <&auxclk3_src_gate_ck>, <&auxclk3_src_mux_ck>;
  903. };
  904. auxclk3_ck: auxclk3_ck@31c {
  905. #clock-cells = <0>;
  906. compatible = "ti,divider-clock";
  907. clock-output-names = "auxclk3_ck";
  908. clocks = <&auxclk3_src_ck>;
  909. ti,bit-shift = <16>;
  910. ti,max-div = <16>;
  911. reg = <0x031c>;
  912. };
  913. auxclk4_src_gate_ck: auxclk4_src_gate_ck@320 {
  914. #clock-cells = <0>;
  915. compatible = "ti,composite-no-wait-gate-clock";
  916. clock-output-names = "auxclk4_src_gate_ck";
  917. clocks = <&dpll_core_m3x2_ck>;
  918. ti,bit-shift = <8>;
  919. reg = <0x0320>;
  920. };
  921. auxclk4_src_mux_ck: auxclk4_src_mux_ck@320 {
  922. #clock-cells = <0>;
  923. compatible = "ti,composite-mux-clock";
  924. clock-output-names = "auxclk4_src_mux_ck";
  925. clocks = <&sys_clkin_ck>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
  926. ti,bit-shift = <1>;
  927. reg = <0x0320>;
  928. };
  929. auxclk4_src_ck: auxclk4_src_ck {
  930. #clock-cells = <0>;
  931. compatible = "ti,composite-clock";
  932. clock-output-names = "auxclk4_src_ck";
  933. clocks = <&auxclk4_src_gate_ck>, <&auxclk4_src_mux_ck>;
  934. };
  935. auxclk4_ck: auxclk4_ck@320 {
  936. #clock-cells = <0>;
  937. compatible = "ti,divider-clock";
  938. clock-output-names = "auxclk4_ck";
  939. clocks = <&auxclk4_src_ck>;
  940. ti,bit-shift = <16>;
  941. ti,max-div = <16>;
  942. reg = <0x0320>;
  943. };
  944. auxclk5_src_gate_ck: auxclk5_src_gate_ck@324 {
  945. #clock-cells = <0>;
  946. compatible = "ti,composite-no-wait-gate-clock";
  947. clock-output-names = "auxclk5_src_gate_ck";
  948. clocks = <&dpll_core_m3x2_ck>;
  949. ti,bit-shift = <8>;
  950. reg = <0x0324>;
  951. };
  952. auxclk5_src_mux_ck: auxclk5_src_mux_ck@324 {
  953. #clock-cells = <0>;
  954. compatible = "ti,composite-mux-clock";
  955. clock-output-names = "auxclk5_src_mux_ck";
  956. clocks = <&sys_clkin_ck>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
  957. ti,bit-shift = <1>;
  958. reg = <0x0324>;
  959. };
  960. auxclk5_src_ck: auxclk5_src_ck {
  961. #clock-cells = <0>;
  962. compatible = "ti,composite-clock";
  963. clock-output-names = "auxclk5_src_ck";
  964. clocks = <&auxclk5_src_gate_ck>, <&auxclk5_src_mux_ck>;
  965. };
  966. auxclk5_ck: auxclk5_ck@324 {
  967. #clock-cells = <0>;
  968. compatible = "ti,divider-clock";
  969. clock-output-names = "auxclk5_ck";
  970. clocks = <&auxclk5_src_ck>;
  971. ti,bit-shift = <16>;
  972. ti,max-div = <16>;
  973. reg = <0x0324>;
  974. };
  975. auxclkreq0_ck: auxclkreq0_ck@210 {
  976. #clock-cells = <0>;
  977. compatible = "ti,mux-clock";
  978. clock-output-names = "auxclkreq0_ck";
  979. clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>, <&auxclk5_ck>;
  980. ti,bit-shift = <2>;
  981. reg = <0x0210>;
  982. };
  983. auxclkreq1_ck: auxclkreq1_ck@214 {
  984. #clock-cells = <0>;
  985. compatible = "ti,mux-clock";
  986. clock-output-names = "auxclkreq1_ck";
  987. clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>, <&auxclk5_ck>;
  988. ti,bit-shift = <2>;
  989. reg = <0x0214>;
  990. };
  991. auxclkreq2_ck: auxclkreq2_ck@218 {
  992. #clock-cells = <0>;
  993. compatible = "ti,mux-clock";
  994. clock-output-names = "auxclkreq2_ck";
  995. clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>, <&auxclk5_ck>;
  996. ti,bit-shift = <2>;
  997. reg = <0x0218>;
  998. };
  999. auxclkreq3_ck: auxclkreq3_ck@21c {
  1000. #clock-cells = <0>;
  1001. compatible = "ti,mux-clock";
  1002. clock-output-names = "auxclkreq3_ck";
  1003. clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>, <&auxclk5_ck>;
  1004. ti,bit-shift = <2>;
  1005. reg = <0x021c>;
  1006. };
  1007. auxclkreq4_ck: auxclkreq4_ck@220 {
  1008. #clock-cells = <0>;
  1009. compatible = "ti,mux-clock";
  1010. clock-output-names = "auxclkreq4_ck";
  1011. clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>, <&auxclk5_ck>;
  1012. ti,bit-shift = <2>;
  1013. reg = <0x0220>;
  1014. };
  1015. auxclkreq5_ck: auxclkreq5_ck@224 {
  1016. #clock-cells = <0>;
  1017. compatible = "ti,mux-clock";
  1018. clock-output-names = "auxclkreq5_ck";
  1019. clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>, <&auxclk5_ck>;
  1020. ti,bit-shift = <2>;
  1021. reg = <0x0224>;
  1022. };
  1023. };
  1024. &cm1 {
  1025. mpuss_cm: mpuss_cm@300 {
  1026. compatible = "ti,omap4-cm";
  1027. clock-output-names = "mpuss_cm";
  1028. reg = <0x300 0x100>;
  1029. #address-cells = <1>;
  1030. #size-cells = <1>;
  1031. ranges = <0 0x300 0x100>;
  1032. mpuss_clkctrl: clk@20 {
  1033. compatible = "ti,clkctrl";
  1034. clock-output-names = "mpuss_clkctrl";
  1035. reg = <0x20 0x4>;
  1036. #clock-cells = <2>;
  1037. };
  1038. };
  1039. tesla_cm: tesla_cm@400 {
  1040. compatible = "ti,omap4-cm";
  1041. clock-output-names = "tesla_cm";
  1042. reg = <0x400 0x100>;
  1043. #address-cells = <1>;
  1044. #size-cells = <1>;
  1045. ranges = <0 0x400 0x100>;
  1046. tesla_clkctrl: clk@20 {
  1047. compatible = "ti,clkctrl";
  1048. clock-output-names = "tesla_clkctrl";
  1049. reg = <0x20 0x4>;
  1050. #clock-cells = <2>;
  1051. };
  1052. };
  1053. abe_cm: abe_cm@500 {
  1054. compatible = "ti,omap4-cm";
  1055. clock-output-names = "abe_cm";
  1056. reg = <0x500 0x100>;
  1057. #address-cells = <1>;
  1058. #size-cells = <1>;
  1059. ranges = <0 0x500 0x100>;
  1060. abe_clkctrl: clk@20 {
  1061. compatible = "ti,clkctrl";
  1062. clock-output-names = "abe_clkctrl";
  1063. reg = <0x20 0x6c>;
  1064. #clock-cells = <2>;
  1065. };
  1066. };
  1067. };
  1068. &cm2 {
  1069. l4_ao_cm: l4_ao_cm@600 {
  1070. compatible = "ti,omap4-cm";
  1071. clock-output-names = "l4_ao_cm";
  1072. reg = <0x600 0x100>;
  1073. #address-cells = <1>;
  1074. #size-cells = <1>;
  1075. ranges = <0 0x600 0x100>;
  1076. l4_ao_clkctrl: clk@20 {
  1077. compatible = "ti,clkctrl";
  1078. clock-output-names = "l4_ao_clkctrl";
  1079. reg = <0x20 0x1c>;
  1080. #clock-cells = <2>;
  1081. };
  1082. };
  1083. l3_1_cm: l3_1_cm@700 {
  1084. compatible = "ti,omap4-cm";
  1085. clock-output-names = "l3_1_cm";
  1086. reg = <0x700 0x100>;
  1087. #address-cells = <1>;
  1088. #size-cells = <1>;
  1089. ranges = <0 0x700 0x100>;
  1090. l3_1_clkctrl: clk@20 {
  1091. compatible = "ti,clkctrl";
  1092. clock-output-names = "l3_1_clkctrl";
  1093. reg = <0x20 0x4>;
  1094. #clock-cells = <2>;
  1095. };
  1096. };
  1097. l3_2_cm: l3_2_cm@800 {
  1098. compatible = "ti,omap4-cm";
  1099. clock-output-names = "l3_2_cm";
  1100. reg = <0x800 0x100>;
  1101. #address-cells = <1>;
  1102. #size-cells = <1>;
  1103. ranges = <0 0x800 0x100>;
  1104. l3_2_clkctrl: clk@20 {
  1105. compatible = "ti,clkctrl";
  1106. clock-output-names = "l3_2_clkctrl";
  1107. reg = <0x20 0x14>;
  1108. #clock-cells = <2>;
  1109. };
  1110. };
  1111. ducati_cm: ducati_cm@900 {
  1112. compatible = "ti,omap4-cm";
  1113. clock-output-names = "ducati_cm";
  1114. reg = <0x900 0x100>;
  1115. #address-cells = <1>;
  1116. #size-cells = <1>;
  1117. ranges = <0 0x900 0x100>;
  1118. ducati_clkctrl: clk@20 {
  1119. compatible = "ti,clkctrl";
  1120. clock-output-names = "ducati_clkctrl";
  1121. reg = <0x20 0x4>;
  1122. #clock-cells = <2>;
  1123. };
  1124. };
  1125. l3_dma_cm: l3_dma_cm@a00 {
  1126. compatible = "ti,omap4-cm";
  1127. clock-output-names = "l3_dma_cm";
  1128. reg = <0xa00 0x100>;
  1129. #address-cells = <1>;
  1130. #size-cells = <1>;
  1131. ranges = <0 0xa00 0x100>;
  1132. l3_dma_clkctrl: clk@20 {
  1133. compatible = "ti,clkctrl";
  1134. clock-output-names = "l3_dma_clkctrl";
  1135. reg = <0x20 0x4>;
  1136. #clock-cells = <2>;
  1137. };
  1138. };
  1139. l3_emif_cm: l3_emif_cm@b00 {
  1140. compatible = "ti,omap4-cm";
  1141. clock-output-names = "l3_emif_cm";
  1142. reg = <0xb00 0x100>;
  1143. #address-cells = <1>;
  1144. #size-cells = <1>;
  1145. ranges = <0 0xb00 0x100>;
  1146. l3_emif_clkctrl: clk@20 {
  1147. compatible = "ti,clkctrl";
  1148. clock-output-names = "l3_emif_clkctrl";
  1149. reg = <0x20 0x1c>;
  1150. #clock-cells = <2>;
  1151. };
  1152. };
  1153. d2d_cm: d2d_cm@c00 {
  1154. compatible = "ti,omap4-cm";
  1155. clock-output-names = "d2d_cm";
  1156. reg = <0xc00 0x100>;
  1157. #address-cells = <1>;
  1158. #size-cells = <1>;
  1159. ranges = <0 0xc00 0x100>;
  1160. d2d_clkctrl: clk@20 {
  1161. compatible = "ti,clkctrl";
  1162. clock-output-names = "d2d_clkctrl";
  1163. reg = <0x20 0x4>;
  1164. #clock-cells = <2>;
  1165. };
  1166. };
  1167. l4_cfg_cm: l4_cfg_cm@d00 {
  1168. compatible = "ti,omap4-cm";
  1169. clock-output-names = "l4_cfg_cm";
  1170. reg = <0xd00 0x100>;
  1171. #address-cells = <1>;
  1172. #size-cells = <1>;
  1173. ranges = <0 0xd00 0x100>;
  1174. l4_cfg_clkctrl: clk@20 {
  1175. compatible = "ti,clkctrl";
  1176. clock-output-names = "l4_cfg_clkctrl";
  1177. reg = <0x20 0x14>;
  1178. #clock-cells = <2>;
  1179. };
  1180. };
  1181. l3_instr_cm: l3_instr_cm@e00 {
  1182. compatible = "ti,omap4-cm";
  1183. clock-output-names = "l3_instr_cm";
  1184. reg = <0xe00 0x100>;
  1185. #address-cells = <1>;
  1186. #size-cells = <1>;
  1187. ranges = <0 0xe00 0x100>;
  1188. l3_instr_clkctrl: clk@20 {
  1189. compatible = "ti,clkctrl";
  1190. clock-output-names = "l3_instr_clkctrl";
  1191. reg = <0x20 0x24>;
  1192. #clock-cells = <2>;
  1193. };
  1194. };
  1195. ivahd_cm: ivahd_cm@f00 {
  1196. compatible = "ti,omap4-cm";
  1197. clock-output-names = "ivahd_cm";
  1198. reg = <0xf00 0x100>;
  1199. #address-cells = <1>;
  1200. #size-cells = <1>;
  1201. ranges = <0 0xf00 0x100>;
  1202. ivahd_clkctrl: clk@20 {
  1203. compatible = "ti,clkctrl";
  1204. clock-output-names = "ivahd_clkctrl";
  1205. reg = <0x20 0xc>;
  1206. #clock-cells = <2>;
  1207. };
  1208. };
  1209. iss_cm: iss_cm@1000 {
  1210. compatible = "ti,omap4-cm";
  1211. clock-output-names = "iss_cm";
  1212. reg = <0x1000 0x100>;
  1213. #address-cells = <1>;
  1214. #size-cells = <1>;
  1215. ranges = <0 0x1000 0x100>;
  1216. iss_clkctrl: clk@20 {
  1217. compatible = "ti,clkctrl";
  1218. clock-output-names = "iss_clkctrl";
  1219. reg = <0x20 0xc>;
  1220. #clock-cells = <2>;
  1221. };
  1222. };
  1223. l3_dss_cm: l3_dss_cm@1100 {
  1224. compatible = "ti,omap4-cm";
  1225. clock-output-names = "l3_dss_cm";
  1226. reg = <0x1100 0x100>;
  1227. #address-cells = <1>;
  1228. #size-cells = <1>;
  1229. ranges = <0 0x1100 0x100>;
  1230. l3_dss_clkctrl: clk@20 {
  1231. compatible = "ti,clkctrl";
  1232. clock-output-names = "l3_dss_clkctrl";
  1233. reg = <0x20 0x4>;
  1234. #clock-cells = <2>;
  1235. };
  1236. };
  1237. l3_gfx_cm: l3_gfx_cm@1200 {
  1238. compatible = "ti,omap4-cm";
  1239. clock-output-names = "l3_gfx_cm";
  1240. reg = <0x1200 0x100>;
  1241. #address-cells = <1>;
  1242. #size-cells = <1>;
  1243. ranges = <0 0x1200 0x100>;
  1244. l3_gfx_clkctrl: clk@20 {
  1245. compatible = "ti,clkctrl";
  1246. clock-output-names = "l3_gfx_clkctrl";
  1247. reg = <0x20 0x4>;
  1248. #clock-cells = <2>;
  1249. };
  1250. };
  1251. l3_init_cm: l3_init_cm@1300 {
  1252. compatible = "ti,omap4-cm";
  1253. clock-output-names = "l3_init_cm";
  1254. reg = <0x1300 0x100>;
  1255. #address-cells = <1>;
  1256. #size-cells = <1>;
  1257. ranges = <0 0x1300 0x100>;
  1258. l3_init_clkctrl: clk@20 {
  1259. compatible = "ti,clkctrl";
  1260. clock-output-names = "l3_init_clkctrl";
  1261. reg = <0x20 0xc4>;
  1262. #clock-cells = <2>;
  1263. };
  1264. };
  1265. l4_per_cm: clock@1400 {
  1266. compatible = "ti,omap4-cm";
  1267. clock-output-names = "l4_per_cm";
  1268. reg = <0x1400 0x200>;
  1269. #address-cells = <1>;
  1270. #size-cells = <1>;
  1271. ranges = <0 0x1400 0x200>;
  1272. l4_per_clkctrl: clock@20 {
  1273. compatible = "ti,clkctrl";
  1274. clock-output-names = "l4_per_clkctrl";
  1275. reg = <0x20 0x144>;
  1276. #clock-cells = <2>;
  1277. };
  1278. l4_secure_clkctrl: clock@1a0 {
  1279. compatible = "ti,clkctrl";
  1280. clock-output-names = "l4_secure_clkctrl";
  1281. reg = <0x1a0 0x3c>;
  1282. #clock-cells = <2>;
  1283. };
  1284. };
  1285. };
  1286. &prm {
  1287. l4_wkup_cm: l4_wkup_cm@1800 {
  1288. compatible = "ti,omap4-cm";
  1289. clock-output-names = "l4_wkup_cm";
  1290. reg = <0x1800 0x100>;
  1291. #address-cells = <1>;
  1292. #size-cells = <1>;
  1293. ranges = <0 0x1800 0x100>;
  1294. l4_wkup_clkctrl: clk@20 {
  1295. compatible = "ti,clkctrl";
  1296. clock-output-names = "l4_wkup_clkctrl";
  1297. reg = <0x20 0x5c>;
  1298. #clock-cells = <2>;
  1299. };
  1300. };
  1301. emu_sys_cm: emu_sys_cm@1a00 {
  1302. compatible = "ti,omap4-cm";
  1303. clock-output-names = "emu_sys_cm";
  1304. reg = <0x1a00 0x100>;
  1305. #address-cells = <1>;
  1306. #size-cells = <1>;
  1307. ranges = <0 0x1a00 0x100>;
  1308. emu_sys_clkctrl: clk@20 {
  1309. compatible = "ti,clkctrl";
  1310. clock-output-names = "emu_sys_clkctrl";
  1311. reg = <0x20 0x4>;
  1312. #clock-cells = <2>;
  1313. };
  1314. };
  1315. };