omap36xx-clocks.dtsi 2.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Device Tree Source for OMAP36xx clock data
  4. *
  5. * Copyright (C) 2013 Texas Instruments, Inc.
  6. */
  7. &cm_clocks {
  8. dpll4_ck: dpll4_ck@d00 {
  9. #clock-cells = <0>;
  10. compatible = "ti,omap3-dpll-per-j-type-clock";
  11. clocks = <&sys_ck>, <&sys_ck>;
  12. reg = <0x0d00>, <0x0d20>, <0x0d44>, <0x0d30>;
  13. };
  14. dpll4_m5x2_ck: dpll4_m5x2_ck@d00 {
  15. #clock-cells = <0>;
  16. compatible = "ti,hsdiv-gate-clock";
  17. clocks = <&dpll4_m5x2_mul_ck>;
  18. ti,bit-shift = <0x1e>;
  19. reg = <0x0d00>;
  20. ti,set-rate-parent;
  21. ti,set-bit-to-disable;
  22. };
  23. dpll4_m2x2_ck: dpll4_m2x2_ck@d00 {
  24. #clock-cells = <0>;
  25. compatible = "ti,hsdiv-gate-clock";
  26. clocks = <&dpll4_m2x2_mul_ck>;
  27. ti,bit-shift = <0x1b>;
  28. reg = <0x0d00>;
  29. ti,set-bit-to-disable;
  30. };
  31. dpll3_m3x2_ck: dpll3_m3x2_ck@d00 {
  32. #clock-cells = <0>;
  33. compatible = "ti,hsdiv-gate-clock";
  34. clocks = <&dpll3_m3x2_mul_ck>;
  35. ti,bit-shift = <0xc>;
  36. reg = <0x0d00>;
  37. ti,set-bit-to-disable;
  38. };
  39. dpll4_m3x2_ck: dpll4_m3x2_ck@d00 {
  40. #clock-cells = <0>;
  41. compatible = "ti,hsdiv-gate-clock";
  42. clocks = <&dpll4_m3x2_mul_ck>;
  43. ti,bit-shift = <0x1c>;
  44. reg = <0x0d00>;
  45. ti,set-bit-to-disable;
  46. };
  47. dpll4_m6x2_ck: dpll4_m6x2_ck@d00 {
  48. #clock-cells = <0>;
  49. compatible = "ti,hsdiv-gate-clock";
  50. clocks = <&dpll4_m6x2_mul_ck>;
  51. ti,bit-shift = <0x1f>;
  52. reg = <0x0d00>;
  53. ti,set-bit-to-disable;
  54. };
  55. clock@1000 {
  56. compatible = "ti,clksel";
  57. reg = <0x1000>;
  58. #clock-cells = <2>;
  59. #address-cells = <0>;
  60. uart4_fck: clock-uart4-fck {
  61. #clock-cells = <0>;
  62. compatible = "ti,wait-gate-clock";
  63. clock-output-names = "uart4_fck";
  64. clocks = <&per_48m_fck>;
  65. ti,bit-shift = <18>;
  66. };
  67. };
  68. };
  69. &dpll4_m2x2_mul_ck {
  70. clock-mult = <1>;
  71. };
  72. &dpll4_m3x2_mul_ck {
  73. clock-mult = <1>;
  74. };
  75. &dpll4_m4x2_mul_ck {
  76. ti,clock-mult = <1>;
  77. };
  78. &dpll4_m5x2_mul_ck {
  79. ti,clock-mult = <1>;
  80. };
  81. &dpll4_m6x2_mul_ck {
  82. clock-mult = <1>;
  83. };
  84. &cm_clockdomains {
  85. dpll4_clkdm: dpll4_clkdm {
  86. compatible = "ti,clockdomain";
  87. clocks = <&dpll4_ck>;
  88. };
  89. per_clkdm: per_clkdm {
  90. compatible = "ti,clockdomain";
  91. clocks = <&uart3_fck>, <&gpio6_dbck>, <&gpio5_dbck>,
  92. <&gpio4_dbck>, <&gpio3_dbck>, <&gpio2_dbck>,
  93. <&wdt3_fck>, <&gpio6_ick>, <&gpio5_ick>, <&gpio4_ick>,
  94. <&gpio3_ick>, <&gpio2_ick>, <&wdt3_ick>, <&uart3_ick>,
  95. <&uart4_ick>, <&gpt9_ick>, <&gpt8_ick>, <&gpt7_ick>,
  96. <&gpt6_ick>, <&gpt5_ick>, <&gpt4_ick>, <&gpt3_ick>,
  97. <&gpt2_ick>, <&mcbsp2_ick>, <&mcbsp3_ick>,
  98. <&mcbsp4_ick>, <&uart4_fck>;
  99. };
  100. };
  101. &dpll4_m4_ck {
  102. ti,max-div = <31>;
  103. };