omap36xx-am35xx-omap3430es2plus-clocks.dtsi 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Device Tree Source for OMAP36xx/AM35xx/OMAP34xx clock data
  4. *
  5. * Copyright (C) 2013 Texas Instruments, Inc.
  6. */
  7. &prm_clocks {
  8. corex2_d3_fck: corex2_d3_fck {
  9. #clock-cells = <0>;
  10. compatible = "fixed-factor-clock";
  11. clocks = <&corex2_fck>;
  12. clock-mult = <1>;
  13. clock-div = <3>;
  14. };
  15. corex2_d5_fck: corex2_d5_fck {
  16. #clock-cells = <0>;
  17. compatible = "fixed-factor-clock";
  18. clocks = <&corex2_fck>;
  19. clock-mult = <1>;
  20. clock-div = <5>;
  21. };
  22. };
  23. &cm_clocks {
  24. dpll5_ck: dpll5_ck@d04 {
  25. #clock-cells = <0>;
  26. compatible = "ti,omap3-dpll-clock";
  27. clocks = <&sys_ck>, <&sys_ck>;
  28. reg = <0x0d04>, <0x0d24>, <0x0d4c>, <0x0d34>;
  29. ti,low-power-stop;
  30. ti,lock;
  31. };
  32. dpll5_m2_ck: dpll5_m2_ck@d50 {
  33. #clock-cells = <0>;
  34. compatible = "ti,divider-clock";
  35. clocks = <&dpll5_ck>;
  36. ti,max-div = <31>;
  37. reg = <0x0d50>;
  38. ti,index-starts-at-one;
  39. };
  40. sgx_gate_fck: sgx_gate_fck@b00 {
  41. #clock-cells = <0>;
  42. compatible = "ti,composite-gate-clock";
  43. clocks = <&core_ck>;
  44. ti,bit-shift = <1>;
  45. reg = <0x0b00>;
  46. };
  47. core_d3_ck: core_d3_ck {
  48. #clock-cells = <0>;
  49. compatible = "fixed-factor-clock";
  50. clocks = <&core_ck>;
  51. clock-mult = <1>;
  52. clock-div = <3>;
  53. };
  54. core_d4_ck: core_d4_ck {
  55. #clock-cells = <0>;
  56. compatible = "fixed-factor-clock";
  57. clocks = <&core_ck>;
  58. clock-mult = <1>;
  59. clock-div = <4>;
  60. };
  61. core_d6_ck: core_d6_ck {
  62. #clock-cells = <0>;
  63. compatible = "fixed-factor-clock";
  64. clocks = <&core_ck>;
  65. clock-mult = <1>;
  66. clock-div = <6>;
  67. };
  68. omap_192m_alwon_fck: omap_192m_alwon_fck {
  69. #clock-cells = <0>;
  70. compatible = "fixed-factor-clock";
  71. clocks = <&dpll4_m2x2_ck>;
  72. clock-mult = <1>;
  73. clock-div = <1>;
  74. };
  75. core_d2_ck: core_d2_ck {
  76. #clock-cells = <0>;
  77. compatible = "fixed-factor-clock";
  78. clocks = <&core_ck>;
  79. clock-mult = <1>;
  80. clock-div = <2>;
  81. };
  82. sgx_mux_fck: sgx_mux_fck@b40 {
  83. #clock-cells = <0>;
  84. compatible = "ti,composite-mux-clock";
  85. clocks = <&core_d3_ck>, <&core_d4_ck>, <&core_d6_ck>, <&cm_96m_fck>, <&omap_192m_alwon_fck>, <&core_d2_ck>, <&corex2_d3_fck>, <&corex2_d5_fck>;
  86. reg = <0x0b40>;
  87. };
  88. sgx_fck: sgx_fck {
  89. #clock-cells = <0>;
  90. compatible = "ti,composite-clock";
  91. clocks = <&sgx_gate_fck>, <&sgx_mux_fck>;
  92. };
  93. sgx_ick: sgx_ick@b10 {
  94. #clock-cells = <0>;
  95. compatible = "ti,wait-gate-clock";
  96. clocks = <&l3_ick>;
  97. reg = <0x0b10>;
  98. ti,bit-shift = <0>;
  99. };
  100. cpefuse_fck: cpefuse_fck@a08 {
  101. #clock-cells = <0>;
  102. compatible = "ti,gate-clock";
  103. clocks = <&sys_ck>;
  104. reg = <0x0a08>;
  105. ti,bit-shift = <0>;
  106. };
  107. ts_fck: ts_fck@a08 {
  108. #clock-cells = <0>;
  109. compatible = "ti,gate-clock";
  110. clocks = <&omap_32k_fck>;
  111. reg = <0x0a08>;
  112. ti,bit-shift = <1>;
  113. };
  114. usbtll_fck: usbtll_fck@a08 {
  115. #clock-cells = <0>;
  116. compatible = "ti,wait-gate-clock";
  117. clocks = <&dpll5_m2_ck>;
  118. reg = <0x0a08>;
  119. ti,bit-shift = <2>;
  120. };
  121. /* CM_ICLKEN3_CORE */
  122. clock@a18 {
  123. compatible = "ti,clksel";
  124. reg = <0xa18>;
  125. #clock-cells = <2>;
  126. #address-cells = <0>;
  127. usbtll_ick: clock-usbtll-ick {
  128. #clock-cells = <0>;
  129. compatible = "ti,omap3-interface-clock";
  130. clock-output-names = "usbtll_ick";
  131. clocks = <&core_l4_ick>;
  132. ti,bit-shift = <2>;
  133. };
  134. };
  135. clock@a10 {
  136. compatible = "ti,clksel";
  137. reg = <0xa10>;
  138. #clock-cells = <2>;
  139. #address-cells = <0>;
  140. mmchs3_ick: clock-mmchs3-ick {
  141. #clock-cells = <0>;
  142. compatible = "ti,omap3-interface-clock";
  143. clock-output-names = "mmchs3_ick";
  144. clocks = <&core_l4_ick>;
  145. ti,bit-shift = <30>;
  146. };
  147. };
  148. clock@a00 {
  149. compatible = "ti,clksel";
  150. reg = <0xa00>;
  151. #clock-cells = <2>;
  152. #address-cells = <0>;
  153. mmchs3_fck: clock-mmchs3-fck {
  154. #clock-cells = <0>;
  155. compatible = "ti,wait-gate-clock";
  156. clock-output-names = "mmchs3_fck";
  157. clocks = <&core_96m_fck>;
  158. ti,bit-shift = <30>;
  159. };
  160. };
  161. clock@e00 {
  162. compatible = "ti,clksel";
  163. reg = <0xe00>;
  164. #clock-cells = <2>;
  165. #address-cells = <0>;
  166. dss1_alwon_fck: clock-dss1-alwon-fck-3430es2 {
  167. #clock-cells = <0>;
  168. compatible = "ti,dss-gate-clock";
  169. clock-output-names = "dss1_alwon_fck_3430es2";
  170. clocks = <&dpll4_m4x2_ck>;
  171. ti,bit-shift = <0>;
  172. ti,set-rate-parent;
  173. };
  174. };
  175. dss_ick: dss_ick_3430es2@e10 {
  176. #clock-cells = <0>;
  177. compatible = "ti,omap3-dss-interface-clock";
  178. clocks = <&l4_ick>;
  179. reg = <0x0e10>;
  180. ti,bit-shift = <0>;
  181. };
  182. usbhost_120m_fck: usbhost_120m_fck@1400 {
  183. #clock-cells = <0>;
  184. compatible = "ti,gate-clock";
  185. clocks = <&dpll5_m2_ck>;
  186. reg = <0x1400>;
  187. ti,bit-shift = <1>;
  188. };
  189. usbhost_48m_fck: usbhost_48m_fck@1400 {
  190. #clock-cells = <0>;
  191. compatible = "ti,dss-gate-clock";
  192. clocks = <&omap_48m_fck>;
  193. reg = <0x1400>;
  194. ti,bit-shift = <0>;
  195. };
  196. usbhost_ick: usbhost_ick@1410 {
  197. #clock-cells = <0>;
  198. compatible = "ti,omap3-dss-interface-clock";
  199. clocks = <&l4_ick>;
  200. reg = <0x1410>;
  201. ti,bit-shift = <0>;
  202. };
  203. };
  204. &cm_clockdomains {
  205. dpll5_clkdm: dpll5_clkdm {
  206. compatible = "ti,clockdomain";
  207. clocks = <&dpll5_ck>;
  208. };
  209. sgx_clkdm: sgx_clkdm {
  210. compatible = "ti,clockdomain";
  211. clocks = <&sgx_ick>;
  212. };
  213. dss_clkdm: dss_clkdm {
  214. compatible = "ti,clockdomain";
  215. clocks = <&dss_tv_fck>, <&dss_96m_fck>, <&dss2_alwon_fck>,
  216. <&dss1_alwon_fck>, <&dss_ick>;
  217. };
  218. core_l4_clkdm: core_l4_clkdm {
  219. compatible = "ti,clockdomain";
  220. clocks = <&mmchs2_fck>, <&mmchs1_fck>, <&i2c3_fck>, <&i2c2_fck>,
  221. <&i2c1_fck>, <&mcspi4_fck>, <&mcspi3_fck>,
  222. <&mcspi2_fck>, <&mcspi1_fck>, <&uart2_fck>,
  223. <&uart1_fck>, <&hdq_fck>, <&mmchs2_ick>, <&mmchs1_ick>,
  224. <&hdq_ick>, <&mcspi4_ick>, <&mcspi3_ick>,
  225. <&mcspi2_ick>, <&mcspi1_ick>, <&i2c3_ick>, <&i2c2_ick>,
  226. <&i2c1_ick>, <&uart2_ick>, <&uart1_ick>, <&gpt11_ick>,
  227. <&gpt10_ick>, <&mcbsp5_ick>, <&mcbsp1_ick>,
  228. <&omapctrl_ick>, <&aes2_ick>, <&sha12_ick>,
  229. <&cpefuse_fck>, <&ts_fck>, <&usbtll_fck>,
  230. <&usbtll_ick>, <&mmchs3_ick>, <&mmchs3_fck>;
  231. };
  232. usbhost_clkdm: usbhost_clkdm {
  233. compatible = "ti,clockdomain";
  234. clocks = <&usbhost_120m_fck>, <&usbhost_48m_fck>,
  235. <&usbhost_ick>;
  236. };
  237. };