lpc32xx.dtsi 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * NXP LPC32xx SoC
  4. *
  5. * Copyright (C) 2015-2019 Vladimir Zapolskiy <[email protected]>
  6. * Copyright 2012 Roland Stigge <[email protected]>
  7. */
  8. #include <dt-bindings/clock/lpc32xx-clock.h>
  9. #include <dt-bindings/interrupt-controller/irq.h>
  10. / {
  11. #address-cells = <1>;
  12. #size-cells = <1>;
  13. compatible = "nxp,lpc3220";
  14. interrupt-parent = <&mic>;
  15. cpus {
  16. #address-cells = <1>;
  17. #size-cells = <0>;
  18. cpu@0 {
  19. compatible = "arm,arm926ej-s";
  20. device_type = "cpu";
  21. reg = <0x0>;
  22. };
  23. };
  24. clocks {
  25. xtal_32k: xtal_32k {
  26. compatible = "fixed-clock";
  27. #clock-cells = <0>;
  28. clock-frequency = <32768>;
  29. clock-output-names = "xtal_32k";
  30. };
  31. xtal: xtal {
  32. compatible = "fixed-clock";
  33. #clock-cells = <0>;
  34. clock-frequency = <13000000>;
  35. clock-output-names = "xtal";
  36. };
  37. };
  38. ahb {
  39. #address-cells = <1>;
  40. #size-cells = <1>;
  41. compatible = "simple-bus";
  42. ranges = <0x00000000 0x00000000 0x10000000>,
  43. <0x20000000 0x20000000 0x30000000>,
  44. <0xe0000000 0xe0000000 0x04000000>;
  45. iram: sram@8000000 {
  46. compatible = "mmio-sram";
  47. reg = <0x08000000 0x20000>;
  48. #address-cells = <1>;
  49. #size-cells = <1>;
  50. ranges = <0x00000000 0x08000000 0x20000>;
  51. };
  52. /*
  53. * Enable either SLC or MLC
  54. */
  55. slc: flash@20020000 {
  56. compatible = "nxp,lpc3220-slc";
  57. reg = <0x20020000 0x1000>;
  58. clocks = <&clk LPC32XX_CLK_SLC>;
  59. status = "disabled";
  60. };
  61. mlc: flash@200a8000 {
  62. compatible = "nxp,lpc3220-mlc";
  63. reg = <0x200a8000 0x11000>;
  64. interrupts = <11 IRQ_TYPE_LEVEL_HIGH>;
  65. clocks = <&clk LPC32XX_CLK_MLC>;
  66. status = "disabled";
  67. };
  68. dma: dma@31000000 {
  69. compatible = "arm,pl080", "arm,primecell";
  70. reg = <0x31000000 0x1000>;
  71. interrupts = <28 IRQ_TYPE_LEVEL_HIGH>;
  72. clocks = <&clk LPC32XX_CLK_DMA>;
  73. clock-names = "apb_pclk";
  74. };
  75. usb {
  76. #address-cells = <1>;
  77. #size-cells = <1>;
  78. compatible = "simple-bus";
  79. ranges = <0x0 0x31020000 0x00001000>;
  80. /*
  81. * Enable either ohci or usbd (gadget)!
  82. */
  83. ohci: ohci@0 {
  84. compatible = "nxp,ohci-nxp", "usb-ohci";
  85. reg = <0x0 0x300>;
  86. interrupt-parent = <&sic1>;
  87. interrupts = <27 IRQ_TYPE_LEVEL_HIGH>;
  88. clocks = <&usbclk LPC32XX_USB_CLK_HOST>;
  89. status = "disabled";
  90. };
  91. usbd: usbd@0 {
  92. compatible = "nxp,lpc3220-udc";
  93. reg = <0x0 0x300>;
  94. interrupt-parent = <&sic1>;
  95. interrupts = <29 IRQ_TYPE_LEVEL_HIGH>,
  96. <30 IRQ_TYPE_LEVEL_HIGH>,
  97. <28 IRQ_TYPE_LEVEL_HIGH>,
  98. <26 IRQ_TYPE_LEVEL_LOW>;
  99. clocks = <&usbclk LPC32XX_USB_CLK_DEVICE>;
  100. status = "disabled";
  101. };
  102. i2cusb: i2c@300 {
  103. compatible = "nxp,pnx-i2c";
  104. reg = <0x300 0x100>;
  105. interrupt-parent = <&sic1>;
  106. interrupts = <31 IRQ_TYPE_LEVEL_HIGH>;
  107. clocks = <&usbclk LPC32XX_USB_CLK_I2C>;
  108. #address-cells = <1>;
  109. #size-cells = <0>;
  110. };
  111. usbclk: clock-controller@f00 {
  112. compatible = "nxp,lpc3220-usb-clk";
  113. reg = <0xf00 0x100>;
  114. #clock-cells = <1>;
  115. };
  116. };
  117. clcd: clcd@31040000 {
  118. compatible = "arm,pl111", "arm,primecell";
  119. reg = <0x31040000 0x1000>;
  120. interrupts = <14 IRQ_TYPE_LEVEL_HIGH>;
  121. clocks = <&clk LPC32XX_CLK_LCD>, <&clk LPC32XX_CLK_LCD>;
  122. clock-names = "clcdclk", "apb_pclk";
  123. status = "disabled";
  124. };
  125. mac: ethernet@31060000 {
  126. compatible = "nxp,lpc-eth";
  127. reg = <0x31060000 0x1000>;
  128. interrupts = <29 IRQ_TYPE_LEVEL_HIGH>;
  129. clocks = <&clk LPC32XX_CLK_MAC>;
  130. status = "disabled";
  131. };
  132. emc: memory-controller@31080000 {
  133. compatible = "arm,pl175", "arm,primecell";
  134. reg = <0x31080000 0x1000>;
  135. clocks = <&clk LPC32XX_CLK_DDRAM>, <&clk LPC32XX_CLK_DDRAM>;
  136. clock-names = "mpmcclk", "apb_pclk";
  137. #address-cells = <1>;
  138. #size-cells = <1>;
  139. ranges = <0 0xe0000000 0x01000000>,
  140. <1 0xe1000000 0x01000000>,
  141. <2 0xe2000000 0x01000000>,
  142. <3 0xe3000000 0x01000000>;
  143. status = "disabled";
  144. };
  145. apb {
  146. #address-cells = <1>;
  147. #size-cells = <1>;
  148. compatible = "simple-bus";
  149. ranges = <0x20000000 0x20000000 0x30000000>;
  150. /*
  151. * ssp0 and spi1 are shared pins;
  152. * enable one in your board dts, as needed.
  153. */
  154. ssp0: spi@20084000 {
  155. compatible = "arm,pl022", "arm,primecell";
  156. reg = <0x20084000 0x1000>;
  157. interrupts = <20 IRQ_TYPE_LEVEL_HIGH>;
  158. clocks = <&clk LPC32XX_CLK_SSP0>;
  159. clock-names = "apb_pclk";
  160. #address-cells = <1>;
  161. #size-cells = <0>;
  162. status = "disabled";
  163. };
  164. spi1: spi@20088000 {
  165. compatible = "nxp,lpc3220-spi";
  166. reg = <0x20088000 0x1000>;
  167. clocks = <&clk LPC32XX_CLK_SPI1>;
  168. #address-cells = <1>;
  169. #size-cells = <0>;
  170. status = "disabled";
  171. };
  172. /*
  173. * ssp1 and spi2 are shared pins;
  174. * enable one in your board dts, as needed.
  175. */
  176. ssp1: spi@2008c000 {
  177. compatible = "arm,pl022", "arm,primecell";
  178. reg = <0x2008c000 0x1000>;
  179. interrupts = <21 IRQ_TYPE_LEVEL_HIGH>;
  180. clocks = <&clk LPC32XX_CLK_SSP1>;
  181. clock-names = "apb_pclk";
  182. #address-cells = <1>;
  183. #size-cells = <0>;
  184. status = "disabled";
  185. };
  186. spi2: spi@20090000 {
  187. compatible = "nxp,lpc3220-spi";
  188. reg = <0x20090000 0x1000>;
  189. clocks = <&clk LPC32XX_CLK_SPI2>;
  190. #address-cells = <1>;
  191. #size-cells = <0>;
  192. status = "disabled";
  193. };
  194. i2s0: i2s@20094000 {
  195. compatible = "nxp,lpc3220-i2s";
  196. reg = <0x20094000 0x1000>;
  197. status = "disabled";
  198. };
  199. sd: sd@20098000 {
  200. compatible = "arm,pl18x", "arm,primecell";
  201. reg = <0x20098000 0x1000>;
  202. interrupts = <15 IRQ_TYPE_LEVEL_HIGH>,
  203. <13 IRQ_TYPE_LEVEL_HIGH>;
  204. clocks = <&clk LPC32XX_CLK_SD>;
  205. clock-names = "apb_pclk";
  206. status = "disabled";
  207. };
  208. i2s1: i2s@2009c000 {
  209. compatible = "nxp,lpc3220-i2s";
  210. reg = <0x2009c000 0x1000>;
  211. status = "disabled";
  212. };
  213. /* UART5 first since it is the default console, ttyS0 */
  214. uart5: serial@40090000 {
  215. /* actually, ns16550a w/ 64 byte fifos! */
  216. compatible = "nxp,lpc3220-uart";
  217. reg = <0x40090000 0x1000>;
  218. interrupts = <9 IRQ_TYPE_LEVEL_HIGH>;
  219. reg-shift = <2>;
  220. clocks = <&clk LPC32XX_CLK_UART5>;
  221. status = "disabled";
  222. };
  223. uart3: serial@40080000 {
  224. compatible = "nxp,lpc3220-uart";
  225. reg = <0x40080000 0x1000>;
  226. interrupts = <7 IRQ_TYPE_LEVEL_HIGH>;
  227. reg-shift = <2>;
  228. clocks = <&clk LPC32XX_CLK_UART3>;
  229. status = "disabled";
  230. };
  231. uart4: serial@40088000 {
  232. compatible = "nxp,lpc3220-uart";
  233. reg = <0x40088000 0x1000>;
  234. interrupts = <8 IRQ_TYPE_LEVEL_HIGH>;
  235. reg-shift = <2>;
  236. clocks = <&clk LPC32XX_CLK_UART4>;
  237. status = "disabled";
  238. };
  239. uart6: serial@40098000 {
  240. compatible = "nxp,lpc3220-uart";
  241. reg = <0x40098000 0x1000>;
  242. interrupts = <10 IRQ_TYPE_LEVEL_HIGH>;
  243. reg-shift = <2>;
  244. clocks = <&clk LPC32XX_CLK_UART6>;
  245. status = "disabled";
  246. };
  247. i2c1: i2c@400a0000 {
  248. compatible = "nxp,pnx-i2c";
  249. reg = <0x400a0000 0x100>;
  250. interrupt-parent = <&sic1>;
  251. interrupts = <19 IRQ_TYPE_LEVEL_LOW>;
  252. #address-cells = <1>;
  253. #size-cells = <0>;
  254. clocks = <&clk LPC32XX_CLK_I2C1>;
  255. };
  256. i2c2: i2c@400a8000 {
  257. compatible = "nxp,pnx-i2c";
  258. reg = <0x400a8000 0x100>;
  259. interrupt-parent = <&sic1>;
  260. interrupts = <18 IRQ_TYPE_LEVEL_LOW>;
  261. #address-cells = <1>;
  262. #size-cells = <0>;
  263. clocks = <&clk LPC32XX_CLK_I2C2>;
  264. };
  265. mpwm: mpwm@400e8000 {
  266. compatible = "nxp,lpc3220-motor-pwm";
  267. reg = <0x400e8000 0x78>;
  268. status = "disabled";
  269. #pwm-cells = <2>;
  270. };
  271. };
  272. fab {
  273. #address-cells = <1>;
  274. #size-cells = <1>;
  275. compatible = "simple-bus";
  276. ranges = <0x20000000 0x20000000 0x30000000>;
  277. /* System Control Block */
  278. scb {
  279. compatible = "simple-bus";
  280. ranges = <0x0 0x040004000 0x00001000>;
  281. #address-cells = <1>;
  282. #size-cells = <1>;
  283. clk: clock-controller@0 {
  284. compatible = "nxp,lpc3220-clk";
  285. reg = <0x00 0x114>;
  286. #clock-cells = <1>;
  287. clocks = <&xtal_32k>, <&xtal>;
  288. clock-names = "xtal_32k", "xtal";
  289. };
  290. };
  291. mic: interrupt-controller@40008000 {
  292. compatible = "nxp,lpc3220-mic";
  293. reg = <0x40008000 0x4000>;
  294. interrupt-controller;
  295. #interrupt-cells = <2>;
  296. };
  297. sic1: interrupt-controller@4000c000 {
  298. compatible = "nxp,lpc3220-sic";
  299. reg = <0x4000c000 0x4000>;
  300. interrupt-controller;
  301. #interrupt-cells = <2>;
  302. interrupt-parent = <&mic>;
  303. interrupts = <0 IRQ_TYPE_LEVEL_LOW>,
  304. <30 IRQ_TYPE_LEVEL_LOW>;
  305. };
  306. sic2: interrupt-controller@40010000 {
  307. compatible = "nxp,lpc3220-sic";
  308. reg = <0x40010000 0x4000>;
  309. interrupt-controller;
  310. #interrupt-cells = <2>;
  311. interrupt-parent = <&mic>;
  312. interrupts = <1 IRQ_TYPE_LEVEL_LOW>,
  313. <31 IRQ_TYPE_LEVEL_LOW>;
  314. };
  315. uart1: serial@40014000 {
  316. compatible = "nxp,lpc3220-hsuart";
  317. reg = <0x40014000 0x1000>;
  318. interrupts = <26 IRQ_TYPE_LEVEL_HIGH>;
  319. status = "disabled";
  320. };
  321. uart2: serial@40018000 {
  322. compatible = "nxp,lpc3220-hsuart";
  323. reg = <0x40018000 0x1000>;
  324. interrupts = <25 IRQ_TYPE_LEVEL_HIGH>;
  325. status = "disabled";
  326. };
  327. uart7: serial@4001c000 {
  328. compatible = "nxp,lpc3220-hsuart";
  329. reg = <0x4001c000 0x1000>;
  330. interrupts = <24 IRQ_TYPE_LEVEL_HIGH>;
  331. status = "disabled";
  332. };
  333. rtc: rtc@40024000 {
  334. compatible = "nxp,lpc3220-rtc";
  335. reg = <0x40024000 0x1000>;
  336. interrupt-parent = <&sic1>;
  337. interrupts = <20 IRQ_TYPE_LEVEL_HIGH>;
  338. clocks = <&clk LPC32XX_CLK_RTC>;
  339. };
  340. gpio: gpio@40028000 {
  341. compatible = "nxp,lpc3220-gpio";
  342. reg = <0x40028000 0x1000>;
  343. gpio-controller;
  344. #gpio-cells = <3>; /* bank, pin, flags */
  345. };
  346. timer4: timer@4002c000 {
  347. compatible = "nxp,lpc3220-timer";
  348. reg = <0x4002c000 0x1000>;
  349. interrupts = <3 IRQ_TYPE_LEVEL_LOW>;
  350. clocks = <&clk LPC32XX_CLK_TIMER4>;
  351. clock-names = "timerclk";
  352. status = "disabled";
  353. };
  354. timer5: timer@40030000 {
  355. compatible = "nxp,lpc3220-timer";
  356. reg = <0x40030000 0x1000>;
  357. interrupts = <4 IRQ_TYPE_LEVEL_LOW>;
  358. clocks = <&clk LPC32XX_CLK_TIMER5>;
  359. clock-names = "timerclk";
  360. status = "disabled";
  361. };
  362. watchdog: watchdog@4003c000 {
  363. compatible = "nxp,pnx4008-wdt";
  364. reg = <0x4003c000 0x1000>;
  365. clocks = <&clk LPC32XX_CLK_WDOG>;
  366. };
  367. timer0: timer@40044000 {
  368. compatible = "nxp,lpc3220-timer";
  369. reg = <0x40044000 0x1000>;
  370. clocks = <&clk LPC32XX_CLK_TIMER0>;
  371. clock-names = "timerclk";
  372. interrupts = <16 IRQ_TYPE_LEVEL_LOW>;
  373. };
  374. /*
  375. * TSC vs. ADC: Since those two share the same
  376. * hardware, you need to choose from one of the
  377. * following two and do 'status = "okay";' for one of
  378. * them
  379. */
  380. adc: adc@40048000 {
  381. compatible = "nxp,lpc3220-adc";
  382. reg = <0x40048000 0x1000>;
  383. interrupt-parent = <&sic1>;
  384. interrupts = <7 IRQ_TYPE_LEVEL_HIGH>;
  385. clocks = <&clk LPC32XX_CLK_ADC>;
  386. status = "disabled";
  387. };
  388. tsc: tsc@40048000 {
  389. compatible = "nxp,lpc3220-tsc";
  390. reg = <0x40048000 0x1000>;
  391. interrupt-parent = <&sic1>;
  392. interrupts = <7 IRQ_TYPE_LEVEL_HIGH>;
  393. clocks = <&clk LPC32XX_CLK_ADC>;
  394. status = "disabled";
  395. };
  396. timer1: timer@4004c000 {
  397. compatible = "nxp,lpc3220-timer";
  398. reg = <0x4004c000 0x1000>;
  399. interrupts = <17 IRQ_TYPE_LEVEL_LOW>;
  400. clocks = <&clk LPC32XX_CLK_TIMER1>;
  401. clock-names = "timerclk";
  402. };
  403. key: key@40050000 {
  404. compatible = "nxp,lpc3220-key";
  405. reg = <0x40050000 0x1000>;
  406. clocks = <&clk LPC32XX_CLK_KEY>;
  407. interrupt-parent = <&sic1>;
  408. interrupts = <22 IRQ_TYPE_LEVEL_HIGH>;
  409. status = "disabled";
  410. };
  411. timer2: timer@40058000 {
  412. compatible = "nxp,lpc3220-timer";
  413. reg = <0x40058000 0x1000>;
  414. interrupts = <18 IRQ_TYPE_LEVEL_LOW>;
  415. clocks = <&clk LPC32XX_CLK_TIMER2>;
  416. clock-names = "timerclk";
  417. status = "disabled";
  418. };
  419. pwm1: pwm@4005c000 {
  420. compatible = "nxp,lpc3220-pwm";
  421. reg = <0x4005c000 0x4>;
  422. clocks = <&clk LPC32XX_CLK_PWM1>;
  423. assigned-clocks = <&clk LPC32XX_CLK_PWM1>;
  424. assigned-clock-parents = <&clk LPC32XX_CLK_PERIPH>;
  425. status = "disabled";
  426. };
  427. pwm2: pwm@4005c004 {
  428. compatible = "nxp,lpc3220-pwm";
  429. reg = <0x4005c004 0x4>;
  430. clocks = <&clk LPC32XX_CLK_PWM2>;
  431. assigned-clocks = <&clk LPC32XX_CLK_PWM2>;
  432. assigned-clock-parents = <&clk LPC32XX_CLK_PERIPH>;
  433. status = "disabled";
  434. };
  435. timer3: timer@40060000 {
  436. compatible = "nxp,lpc3220-timer";
  437. reg = <0x40060000 0x1000>;
  438. interrupts = <19 IRQ_TYPE_LEVEL_LOW>;
  439. clocks = <&clk LPC32XX_CLK_TIMER3>;
  440. clock-names = "timerclk";
  441. status = "disabled";
  442. };
  443. };
  444. };
  445. };