keystone-k2g-ice.dts 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Device Tree Source for K2G Industrial Communication Engine EVM
  4. *
  5. * Copyright (C) 2017 Texas Instruments Incorporated - http://www.ti.com/
  6. */
  7. /dts-v1/;
  8. #include "keystone-k2g.dtsi"
  9. #include <dt-bindings/net/ti-dp83867.h>
  10. / {
  11. compatible = "ti,k2g-ice", "ti,k2g", "ti,keystone";
  12. model = "Texas Instruments K2G Industrial Communication EVM";
  13. memory@800000000 {
  14. device_type = "memory";
  15. reg = <0x00000008 0x00000000 0x00000000 0x20000000>;
  16. };
  17. reserved-memory {
  18. #address-cells = <2>;
  19. #size-cells = <2>;
  20. ranges;
  21. dsp_common_memory: dsp-common-memory@81f800000 {
  22. compatible = "shared-dma-pool";
  23. reg = <0x00000008 0x1f800000 0x00000000 0x800000>;
  24. reusable;
  25. status = "okay";
  26. };
  27. };
  28. vmain: fixedregulator-vmain {
  29. compatible = "regulator-fixed";
  30. regulator-name = "vmain_fixed";
  31. regulator-min-microvolt = <24000000>;
  32. regulator-max-microvolt = <24000000>;
  33. regulator-always-on;
  34. };
  35. v5_0: fixedregulator-v5_0 {
  36. /* TPS54531 */
  37. compatible = "regulator-fixed";
  38. regulator-name = "v5_0_fixed";
  39. regulator-min-microvolt = <5000000>;
  40. regulator-max-microvolt = <5000000>;
  41. vin-supply = <&vmain>;
  42. regulator-always-on;
  43. };
  44. vdd_3v3: fixedregulator-vdd_3v3 {
  45. /* TLV62084 */
  46. compatible = "regulator-fixed";
  47. regulator-name = "vdd_3v3_fixed";
  48. regulator-min-microvolt = <3300000>;
  49. regulator-max-microvolt = <3300000>;
  50. vin-supply = <&v5_0>;
  51. regulator-always-on;
  52. };
  53. vdd_1v8: fixedregulator-vdd_1v8 {
  54. /* TLV62084 */
  55. compatible = "regulator-fixed";
  56. regulator-name = "vdd_1v8_fixed";
  57. regulator-min-microvolt = <1800000>;
  58. regulator-max-microvolt = <1800000>;
  59. vin-supply = <&v5_0>;
  60. regulator-always-on;
  61. };
  62. vdds_ddr: fixedregulator-vdds_ddr {
  63. /* TLV62080 */
  64. compatible = "regulator-fixed";
  65. regulator-name = "vdds_ddr_fixed";
  66. regulator-min-microvolt = <1350000>;
  67. regulator-max-microvolt = <1350000>;
  68. vin-supply = <&v5_0>;
  69. regulator-always-on;
  70. };
  71. vref_ddr: fixedregulator-vref_ddr {
  72. /* LP2996A */
  73. compatible = "regulator-fixed";
  74. regulator-name = "vref_ddr_fixed";
  75. regulator-min-microvolt = <675000>;
  76. regulator-max-microvolt = <675000>;
  77. vin-supply = <&vdd_3v3>;
  78. regulator-always-on;
  79. };
  80. vtt_ddr: fixedregulator-vtt_ddr {
  81. /* LP2996A */
  82. compatible = "regulator-fixed";
  83. regulator-name = "vtt_ddr_fixed";
  84. regulator-min-microvolt = <675000>;
  85. regulator-max-microvolt = <675000>;
  86. vin-supply = <&vdd_3v3>;
  87. regulator-always-on;
  88. };
  89. vdd_0v9: fixedregulator-vdd_0v9 {
  90. /* TPS62180 */
  91. compatible = "regulator-fixed";
  92. regulator-name = "vdd_0v9_fixed";
  93. regulator-min-microvolt = <900000>;
  94. regulator-max-microvolt = <900000>;
  95. vin-supply = <&v5_0>;
  96. regulator-always-on;
  97. };
  98. vddb: fixedregulator-vddb {
  99. /* TPS22945 */
  100. compatible = "regulator-fixed";
  101. regulator-name = "vddb_fixed";
  102. regulator-min-microvolt = <3300000>;
  103. regulator-max-microvolt = <3300000>;
  104. gpio = <&gpio1 53 GPIO_ACTIVE_HIGH>;
  105. enable-active-high;
  106. };
  107. gpio-decoder {
  108. compatible = "gpio-decoder";
  109. gpios = <&pca9536 3 GPIO_ACTIVE_HIGH>,
  110. <&pca9536 2 GPIO_ACTIVE_HIGH>,
  111. <&pca9536 1 GPIO_ACTIVE_HIGH>,
  112. <&pca9536 0 GPIO_ACTIVE_HIGH>;
  113. linux,axis = <0>; /* ABS_X */
  114. decoder-max-value = <9>;
  115. };
  116. leds1 {
  117. compatible = "gpio-leds";
  118. pinctrl-names = "default";
  119. pinctrl-0 = <&user_leds>;
  120. led0 {
  121. label = "status0:red:cpu0";
  122. gpios = <&gpio0 11 GPIO_ACTIVE_HIGH>;
  123. default-state = "off";
  124. linux,default-trigger = "cpu0";
  125. };
  126. led1 {
  127. label = "status0:green:usr";
  128. gpios = <&gpio0 12 GPIO_ACTIVE_HIGH>;
  129. default-state = "off";
  130. };
  131. led2 {
  132. label = "status0:yellow:usr";
  133. gpios = <&gpio0 13 GPIO_ACTIVE_HIGH>;
  134. default-state = "off";
  135. };
  136. led3 {
  137. label = "status1:red:mmc0";
  138. gpios = <&gpio0 14 GPIO_ACTIVE_HIGH>;
  139. default-state = "off";
  140. linux,default-trigger = "mmc0";
  141. };
  142. led4 {
  143. label = "status1:green:usr";
  144. gpios = <&gpio0 15 GPIO_ACTIVE_HIGH>;
  145. default-state = "off";
  146. };
  147. led5 {
  148. label = "status1:yellow:usr";
  149. gpios = <&gpio0 16 GPIO_ACTIVE_HIGH>;
  150. default-state = "off";
  151. };
  152. led6 {
  153. label = "status2:red:usr";
  154. gpios = <&gpio0 44 GPIO_ACTIVE_HIGH>;
  155. default-state = "off";
  156. };
  157. led7 {
  158. label = "status2:green:usr";
  159. gpios = <&gpio0 43 GPIO_ACTIVE_HIGH>;
  160. default-state = "off";
  161. };
  162. led8 {
  163. label = "status2:yellow:usr";
  164. gpios = <&gpio0 42 GPIO_ACTIVE_HIGH>;
  165. default-state = "off";
  166. };
  167. led9 {
  168. label = "status3:red:usr";
  169. gpios = <&gpio0 41 GPIO_ACTIVE_HIGH>;
  170. default-state = "off";
  171. };
  172. led10 {
  173. label = "status3:green:usr";
  174. gpios = <&gpio0 101 GPIO_ACTIVE_HIGH>;
  175. default-state = "off";
  176. };
  177. led11 {
  178. label = "status3:yellow:usr";
  179. gpios = <&gpio0 102 GPIO_ACTIVE_HIGH>;
  180. default-state = "off";
  181. };
  182. led12 {
  183. label = "status4:green:heartbeat";
  184. gpios = <&gpio0 19 GPIO_ACTIVE_HIGH>;
  185. linux,default-trigger = "heartbeat";
  186. };
  187. };
  188. };
  189. &k2g_pinctrl {
  190. uart0_pins: pinmux_uart0_pins {
  191. pinctrl-single,pins = <
  192. K2G_CORE_IOPAD(0x11cc) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* uart0_rxd.uart0_rxd */
  193. K2G_CORE_IOPAD(0x11d0) (BUFFER_CLASS_B | PIN_PULLDOWN | MUX_MODE0) /* uart0_txd.uart0_txd */
  194. >;
  195. };
  196. qspi_pins: pinmux_qspi_pins {
  197. pinctrl-single,pins = <
  198. K2G_CORE_IOPAD(0x1204) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* qspi_clk.qspi_clk */
  199. K2G_CORE_IOPAD(0x1208) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* qspi_rclk.qspi_rclk */
  200. K2G_CORE_IOPAD(0x120c) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* qspi_d0.qspi_d0 */
  201. K2G_CORE_IOPAD(0x1210) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* qspi_d1.qspi_d1 */
  202. K2G_CORE_IOPAD(0x1214) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* qspi_d2.qspi_d2 */
  203. K2G_CORE_IOPAD(0x1218) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* qspi_d3.qspi_d3 */
  204. K2G_CORE_IOPAD(0x121c) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* qspi_csn0.qspi_csn0 */
  205. >;
  206. };
  207. mmc1_pins: pinmux_mmc1_pins {
  208. pinctrl-single,pins = <
  209. K2G_CORE_IOPAD(0x10FC) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* mmc1_dat3.mmc1_dat3 */
  210. K2G_CORE_IOPAD(0x1100) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* mmc1_dat2.mmc1_dat2 */
  211. K2G_CORE_IOPAD(0x1104) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* mmc1_dat1.mmc1_dat1 */
  212. K2G_CORE_IOPAD(0x1108) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* mmc1_dat0.mmc1_dat0 */
  213. K2G_CORE_IOPAD(0x110C) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* mmc1_clk.mmc1_clk */
  214. K2G_CORE_IOPAD(0x1110) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* mmc1_cmd.mmc1_cmd */
  215. K2G_CORE_IOPAD(0x1114) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* mmc1_sdcd.gpio0_69 */
  216. K2G_CORE_IOPAD(0x1118) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* mmc1_sdwp.mmc1_sdwp */
  217. K2G_CORE_IOPAD(0x111C) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* mmc1_pow.mmc1_pow */
  218. >;
  219. };
  220. i2c0_pins: pinmux_i2c0_pins {
  221. pinctrl-single,pins = <
  222. K2G_CORE_IOPAD(0x137c) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* i2c0_scl.i2c0_scl */
  223. K2G_CORE_IOPAD(0x1380) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* i2c0_sda.i2c0_sda */
  224. >;
  225. };
  226. i2c1_pins: pinmux_i2c1_pins {
  227. pinctrl-single,pins = <
  228. K2G_CORE_IOPAD(0x1384) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* i2c1_scl.i2c1_scl */
  229. K2G_CORE_IOPAD(0x1388) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE0) /* i2c1_sda.i2c1_sda */
  230. >;
  231. };
  232. user_leds: pinmux_user_leds {
  233. pinctrl-single,pins = <
  234. K2G_CORE_IOPAD(0x102c) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* gpmc_ad11.gpio0_11 */
  235. K2G_CORE_IOPAD(0x1030) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* gpmc_ad12.gpio0_12 */
  236. K2G_CORE_IOPAD(0x1034) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* gpmc_ad13.gpio0_13 */
  237. K2G_CORE_IOPAD(0x1038) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* gpmc_ad14.gpio0_14 */
  238. K2G_CORE_IOPAD(0x103c) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* gpmc_ad15.gpio0_15 */
  239. K2G_CORE_IOPAD(0x1040) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* gpmc_clk.gpio0_16 */
  240. K2G_CORE_IOPAD(0x104c) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* gpmc_wen.gpio0_19 */
  241. K2G_CORE_IOPAD(0x10b0) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* dss_data9.gpio0_44 */
  242. K2G_CORE_IOPAD(0x10ac) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* dss_data10.gpio0_43 */
  243. K2G_CORE_IOPAD(0x10a8) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* dss_data11.gpio0_42 */
  244. K2G_CORE_IOPAD(0x10a4) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* dss_data12.gpio0_41 */
  245. K2G_CORE_IOPAD(0x11b8) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* spi2_scsn0.gpio0_101 */
  246. K2G_CORE_IOPAD(0x11bc) (BUFFER_CLASS_B | PIN_PULLUP | MUX_MODE3) /* spi2_scsn1.gpio0_102 */
  247. >;
  248. };
  249. emac_pins: pinmux_emac_pins {
  250. pinctrl-single,pins = <
  251. K2G_CORE_IOPAD(0x113C) (BUFFER_CLASS_D | PULL_DISABLE | MUX_MODE1) /* MII_RXD1.RGMII_RXD1 */
  252. K2G_CORE_IOPAD(0x1138) (BUFFER_CLASS_D | PULL_DISABLE | MUX_MODE1) /* MII_RXD2.RGMII_RXD2 */
  253. K2G_CORE_IOPAD(0x1134) (BUFFER_CLASS_D | PULL_DISABLE | MUX_MODE1) /* MII_RXD3.RGMII_RXD3 */
  254. K2G_CORE_IOPAD(0x1140) (BUFFER_CLASS_D | PULL_DISABLE | MUX_MODE1) /* MII_RXD0.RGMII_RXD0 */
  255. K2G_CORE_IOPAD(0x1178) (BUFFER_CLASS_D | PULL_DISABLE | MUX_MODE1) /* MII_TXD0.RGMII_TXD0 */
  256. K2G_CORE_IOPAD(0x1174) (BUFFER_CLASS_D | PULL_DISABLE | MUX_MODE1) /* MII_TXD1.RGMII_TXD1 */
  257. K2G_CORE_IOPAD(0x1170) (BUFFER_CLASS_D | PULL_DISABLE | MUX_MODE1) /* MII_TXD2.RGMII_TXD2 */
  258. K2G_CORE_IOPAD(0x116C) (BUFFER_CLASS_D | PULL_DISABLE | MUX_MODE1) /* MII_TXD3.RGMII_TXD3 */
  259. K2G_CORE_IOPAD(0x1154) (BUFFER_CLASS_D | PULL_DISABLE | MUX_MODE1) /* MII_TXCLK.RGMII_TXC */
  260. K2G_CORE_IOPAD(0x117C) (BUFFER_CLASS_D | PULL_DISABLE | MUX_MODE1) /* MII_TXEN.RGMII_TXCTL */
  261. K2G_CORE_IOPAD(0x1120) (BUFFER_CLASS_D | PULL_DISABLE | MUX_MODE1) /* MII_RXCLK.RGMII_RXC */
  262. K2G_CORE_IOPAD(0x1144) (BUFFER_CLASS_D | PULL_DISABLE | MUX_MODE1) /* MII_RXDV.RGMII_RXCTL */
  263. >;
  264. };
  265. mdio_pins: pinmux_mdio_pins {
  266. pinctrl-single,pins = <
  267. K2G_CORE_IOPAD(0x118C) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* MDIO_CLK.MDIO_CLK */
  268. K2G_CORE_IOPAD(0x1188) (BUFFER_CLASS_B | PULL_DISABLE | MUX_MODE0) /* MDIO_DATA.MDIO_DATA */
  269. >;
  270. };
  271. };
  272. &uart0 {
  273. pinctrl-names = "default";
  274. pinctrl-0 = <&uart0_pins>;
  275. status = "okay";
  276. };
  277. &dsp0 {
  278. memory-region = <&dsp_common_memory>;
  279. status = "okay";
  280. };
  281. &qspi {
  282. pinctrl-names = "default";
  283. pinctrl-0 = <&qspi_pins>;
  284. cdns,rclk-en;
  285. status = "okay";
  286. flash0: flash@0 {
  287. compatible = "s25fl256s1", "jedec,spi-nor";
  288. reg = <0>;
  289. spi-tx-bus-width = <1>;
  290. spi-rx-bus-width = <4>;
  291. spi-max-frequency = <96000000>;
  292. #address-cells = <1>;
  293. #size-cells = <1>;
  294. cdns,read-delay = <5>;
  295. cdns,tshsl-ns = <500>;
  296. cdns,tsd2d-ns = <500>;
  297. cdns,tchsh-ns = <119>;
  298. cdns,tslch-ns = <119>;
  299. partition@0 {
  300. label = "QSPI.u-boot";
  301. reg = <0x00000000 0x00100000>;
  302. };
  303. partition@1 {
  304. label = "QSPI.u-boot-env";
  305. reg = <0x00100000 0x00040000>;
  306. };
  307. partition@2 {
  308. label = "QSPI.skern";
  309. reg = <0x00140000 0x0040000>;
  310. };
  311. partition@3 {
  312. label = "QSPI.pmmc-firmware";
  313. reg = <0x00180000 0x0040000>;
  314. };
  315. partition@4 {
  316. label = "QSPI.kernel";
  317. reg = <0x001c0000 0x0800000>;
  318. };
  319. partition@5 {
  320. label = "QSPI.u-boot-spl-os";
  321. reg = <0x009c0000 0x0040000>;
  322. };
  323. partition@6 {
  324. label = "QSPI.file-system";
  325. reg = <0x00a00000 0x1600000>;
  326. };
  327. };
  328. };
  329. &gpio0 {
  330. status = "okay";
  331. };
  332. &gpio1 {
  333. status = "okay";
  334. };
  335. &mmc1 {
  336. pinctrl-names = "default";
  337. pinctrl-0 = <&mmc1_pins>;
  338. vmmc-supply = <&vdd_3v3>;
  339. cd-gpios = <&gpio0 69 GPIO_ACTIVE_LOW>;
  340. status = "okay";
  341. };
  342. &i2c0 {
  343. pinctrl-names = "default";
  344. pinctrl-0 = <&i2c0_pins>;
  345. status = "okay";
  346. eeprom@50 {
  347. compatible = "atmel,24c256";
  348. reg = <0x50>;
  349. };
  350. };
  351. &i2c1 {
  352. pinctrl-names = "default";
  353. pinctrl-0 = <&i2c1_pins>;
  354. status = "okay";
  355. clock-frequency = <400000>;
  356. pca9536: gpio@41 {
  357. compatible = "ti,pca9536";
  358. reg = <0x41>;
  359. gpio-controller;
  360. #gpio-cells = <2>;
  361. vcc-supply = <&vdd_3v3>;
  362. };
  363. };
  364. &qmss {
  365. status = "okay";
  366. };
  367. &knav_dmas {
  368. status = "okay";
  369. };
  370. &netcp {
  371. pinctrl-names = "default";
  372. pinctrl-0 = <&emac_pins>;
  373. status = "okay";
  374. };
  375. &mdio {
  376. pinctrl-names = "default";
  377. pinctrl-0 = <&mdio_pins>;
  378. status = "okay";
  379. ethphy0: ethernet-phy@0 {
  380. reg = <0>;
  381. ti,rx-internal-delay = <DP83867_RGMIIDCTL_2_25_NS>;
  382. ti,tx-internal-delay = <DP83867_RGMIIDCTL_250_PS>;
  383. ti,fifo-depth = <DP83867_PHYCR_FIFO_DEPTH_8_B_NIB>;
  384. ti,min-output-impedance;
  385. ti,dp83867-rxctrl-strap-quirk;
  386. };
  387. };
  388. &gbe0 {
  389. phy-handle = <&ethphy0>;
  390. phy-mode = "rgmii-id";
  391. status = "okay";
  392. };