imx6ul-phytec-segin.dtsi 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2016 PHYTEC Messtechnik GmbH
  4. * Author: Christian Hemp <[email protected]>
  5. */
  6. / {
  7. model = "PHYTEC phyBOARD-Segin i.MX6 UltraLite";
  8. compatible = "phytec,imx6ul-pbacd-10", "phytec,imx6ul-pcl063", "fsl,imx6ul";
  9. aliases {
  10. rtc0 = &i2c_rtc;
  11. rtc1 = &snvs_rtc;
  12. };
  13. reg_sound_1v8: regulator-1v8 {
  14. compatible = "regulator-fixed";
  15. regulator-name = "i2s-audio-1v8";
  16. regulator-min-microvolt = <1800000>;
  17. regulator-max-microvolt = <1800000>;
  18. status = "disabled";
  19. };
  20. reg_sound_3v3: regulator-3v3 {
  21. compatible = "regulator-fixed";
  22. regulator-name = "i2s-audio-3v3";
  23. regulator-min-microvolt = <3300000>;
  24. regulator-max-microvolt = <3300000>;
  25. status = "disabled";
  26. };
  27. reg_can1_en: regulator-can1 {
  28. compatible = "regulator-fixed";
  29. pinctrl-names = "default";
  30. pinctrl-0 = <&princtrl_flexcan1_en>;
  31. regulator-name = "Can";
  32. regulator-min-microvolt = <3300000>;
  33. regulator-max-microvolt = <3300000>;
  34. gpio = <&gpio5 2 GPIO_ACTIVE_HIGH>;
  35. enable-active-high;
  36. status = "disabled";
  37. };
  38. reg_adc1_vref_3v3: regulator-vref-3v3 {
  39. compatible = "regulator-fixed";
  40. regulator-name = "vref-3v3";
  41. regulator-min-microvolt = <3300000>;
  42. regulator-max-microvolt = <3300000>;
  43. };
  44. sound: sound {
  45. compatible = "simple-audio-card";
  46. simple-audio-card,name = "phyBOARD-Segin-TLV320AIC3007";
  47. simple-audio-card,format = "i2s";
  48. simple-audio-card,bitclock-master = <&dailink_master>;
  49. simple-audio-card,frame-master = <&dailink_master>;
  50. simple-audio-card,widgets =
  51. "Line", "Line In",
  52. "Line", "Line Out",
  53. "Speaker", "Speaker";
  54. simple-audio-card,routing =
  55. "Line Out", "LLOUT",
  56. "Line Out", "RLOUT",
  57. "Speaker", "SPOP",
  58. "Speaker", "SPOM",
  59. "LINE1L", "Line In",
  60. "LINE1R", "Line In";
  61. status = "disabled";
  62. simple-audio-card,cpu {
  63. sound-dai = <&sai2>;
  64. };
  65. dailink_master: simple-audio-card,codec {
  66. sound-dai = <&tlv320>;
  67. clocks = <&clks IMX6UL_CLK_SAI2>;
  68. };
  69. };
  70. };
  71. &adc1 {
  72. pinctrl-names = "default";
  73. pinctrl-0 = <&pinctrl_adc1>;
  74. vref-supply = <&reg_adc1_vref_3v3>;
  75. status = "disabled";
  76. };
  77. &can1 {
  78. pinctrl-names = "default";
  79. pinctrl-0 = <&pinctrl_flexcan1>;
  80. xceiver-supply = <&reg_can1_en>;
  81. status = "disabled";
  82. };
  83. &clks {
  84. assigned-clocks = <&clks IMX6UL_CLK_PLL4_AUDIO_DIV>;
  85. assigned-clock-rates = <786432000>;
  86. };
  87. &ecspi3 {
  88. pinctrl-names = "default";
  89. pinctrl-0 = <&pinctrl_ecspi3>;
  90. cs-gpios = <&gpio1 20 GPIO_ACTIVE_LOW>;
  91. status = "disabled";
  92. };
  93. &fec2 {
  94. pinctrl-names = "default";
  95. pinctrl-0 = <&pinctrl_enet2>;
  96. phy-mode = "rmii";
  97. phy-handle = <&ethphy2>;
  98. status = "disabled";
  99. };
  100. &i2c1 {
  101. tlv320: codec@18 {
  102. compatible = "ti,tlv320aic3007";
  103. #sound-dai-cells = <0>;
  104. reg = <0x18>;
  105. AVDD-supply = <&reg_sound_3v3>;
  106. IOVDD-supply = <&reg_sound_3v3>;
  107. DRVDD-supply = <&reg_sound_3v3>;
  108. DVDD-supply = <&reg_sound_1v8>;
  109. status = "disabled";
  110. };
  111. i2c_rtc: rtc@68 {
  112. pinctrl-names = "default";
  113. pinctrl-0 = <&pinctrl_rtc_int>;
  114. compatible = "microcrystal,rv4162";
  115. reg = <0x68>;
  116. interrupt-parent = <&gpio5>;
  117. interrupts = <1 IRQ_TYPE_LEVEL_LOW>;
  118. status = "disabled";
  119. };
  120. };
  121. &mdio {
  122. ethphy2: ethernet-phy@2 {
  123. reg = <2>;
  124. micrel,led-mode = <1>;
  125. clocks = <&clks IMX6UL_CLK_ENET2_REF>;
  126. clock-names = "rmii-ref";
  127. status = "disabled";
  128. };
  129. };
  130. &sai2 {
  131. pinctrl-names = "default";
  132. pinctrl-0 = <&pinctrl_sai2>;
  133. assigned-clocks = <&clks IMX6UL_CLK_SAI2_SEL>,
  134. <&clks IMX6UL_CLK_SAI2>;
  135. assigned-clock-parents = <&clks IMX6UL_CLK_PLL4_AUDIO_DIV>;
  136. assigned-clock-rates = <0>, <19200000>;
  137. fsl,sai-mclk-direction-output;
  138. status = "disabled";
  139. };
  140. &uart5 {
  141. pinctrl-names = "default";
  142. pinctrl-0 = <&pinctrl_uart5>;
  143. uart-has-rtscts;
  144. status = "disabled";
  145. };
  146. &usbotg1 {
  147. pinctrl-names = "default";
  148. pinctrl-0 = <&pinctrl_usb_otg1_id>;
  149. dr_mode = "otg";
  150. status = "disabled";
  151. };
  152. &usbotg2 {
  153. dr_mode = "host";
  154. disable-over-current;
  155. status = "disabled";
  156. };
  157. &usdhc1 {
  158. pinctrl-names = "default", "state_100mhz", "state_200mhz";
  159. pinctrl-0 = <&pinctrl_usdhc1>;
  160. pinctrl-1 = <&pinctrl_usdhc1_100mhz>;
  161. pinctrl-2 = <&pinctrl_usdhc1_200mhz>;
  162. cd-gpios = <&gpio1 19 GPIO_ACTIVE_LOW>;
  163. no-1-8-v;
  164. keep-power-in-suspend;
  165. wakeup-source;
  166. disable-wp;
  167. status = "disabled";
  168. };
  169. &iomuxc {
  170. pinctrl_adc1: adc1grp {
  171. fsl,pins = <
  172. MX6UL_PAD_GPIO1_IO03__GPIO1_IO03 0xb0
  173. >;
  174. };
  175. pinctrl_ecspi3: ecspi3grp {
  176. fsl,pins = <
  177. MX6UL_PAD_UART2_RTS_B__ECSPI3_MISO 0x10b0
  178. MX6UL_PAD_UART2_CTS_B__ECSPI3_MOSI 0x10b0
  179. MX6UL_PAD_UART2_RX_DATA__ECSPI3_SCLK 0x10b0
  180. MX6UL_PAD_UART2_TX_DATA__GPIO1_IO20 0x10b0
  181. >;
  182. };
  183. pinctrl_enet2: enet2grp {
  184. fsl,pins = <
  185. MX6UL_PAD_ENET2_RX_EN__ENET2_RX_EN 0x1b0b0
  186. MX6UL_PAD_ENET2_RX_ER__ENET2_RX_ER 0x1b0b0
  187. MX6UL_PAD_ENET2_RX_DATA0__ENET2_RDATA00 0x1b0b0
  188. MX6UL_PAD_ENET2_RX_DATA1__ENET2_RDATA01 0x1b0b0
  189. MX6UL_PAD_ENET2_TX_EN__ENET2_TX_EN 0x1b010
  190. MX6UL_PAD_ENET2_TX_DATA0__ENET2_TDATA00 0x1b010
  191. MX6UL_PAD_ENET2_TX_DATA1__ENET2_TDATA01 0x1b010
  192. MX6UL_PAD_ENET2_TX_CLK__ENET2_REF_CLK2 0x4001b010
  193. >;
  194. };
  195. pinctrl_flexcan1: flexcan1 {
  196. fsl,pins = <
  197. MX6UL_PAD_UART3_CTS_B__FLEXCAN1_TX 0x0b0b0
  198. MX6UL_PAD_UART3_RTS_B__FLEXCAN1_RX 0x0b0b0
  199. >;
  200. };
  201. princtrl_flexcan1_en: flexcan1engrp {
  202. fsl,pins = <
  203. MX6UL_PAD_SNVS_TAMPER2__GPIO5_IO02 0x17059
  204. >;
  205. };
  206. pinctrl_rtc_int: rtcintgrp {
  207. fsl,pins = <
  208. MX6UL_PAD_SNVS_TAMPER1__GPIO5_IO01 0x17059
  209. >;
  210. };
  211. pinctrl_sai2: sai2grp {
  212. fsl,pins = <
  213. MX6UL_PAD_JTAG_TDI__SAI2_TX_BCLK 0x17088
  214. MX6UL_PAD_JTAG_TDO__SAI2_TX_SYNC 0x17088
  215. MX6UL_PAD_JTAG_TRST_B__SAI2_TX_DATA 0x11088
  216. MX6UL_PAD_JTAG_TCK__SAI2_RX_DATA 0x11088
  217. MX6UL_PAD_JTAG_TMS__SAI2_MCLK 0x17088
  218. >;
  219. };
  220. pinctrl_uart5: uart5grp {
  221. fsl,pins = <
  222. MX6UL_PAD_UART5_TX_DATA__UART5_DCE_TX 0x1b0b1
  223. MX6UL_PAD_UART5_RX_DATA__UART5_DCE_RX 0x1b0b1
  224. MX6UL_PAD_GPIO1_IO08__UART5_DCE_RTS 0x1b0b1
  225. MX6UL_PAD_GPIO1_IO09__UART5_DCE_CTS 0x1b0b1
  226. >;
  227. };
  228. pinctrl_usb_otg1_id: usbotg1idgrp {
  229. fsl,pins = <
  230. MX6UL_PAD_GPIO1_IO00__ANATOP_OTG1_ID 0x17059
  231. >;
  232. };
  233. pinctrl_usdhc1: usdhc1grp {
  234. fsl,pins = <
  235. MX6UL_PAD_SD1_CMD__USDHC1_CMD 0x17059
  236. MX6UL_PAD_SD1_CLK__USDHC1_CLK 0x10059
  237. MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x17059
  238. MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x17059
  239. MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x17059
  240. MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x17059
  241. MX6UL_PAD_UART1_RTS_B__GPIO1_IO19 0x17059
  242. >;
  243. };
  244. pinctrl_usdhc1_100mhz: usdhc1grp100mhz {
  245. fsl,pins = <
  246. MX6UL_PAD_SD1_CMD__USDHC1_CMD 0x170b9
  247. MX6UL_PAD_SD1_CLK__USDHC1_CLK 0x100b9
  248. MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x170b9
  249. MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x170b9
  250. MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x170b9
  251. MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x170b9
  252. >;
  253. };
  254. pinctrl_usdhc1_200mhz: usdhc1grp200mhz {
  255. fsl,pins = <
  256. MX6UL_PAD_SD1_CMD__USDHC1_CMD 0x170f9
  257. MX6UL_PAD_SD1_CLK__USDHC1_CLK 0x100f9
  258. MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x170f9
  259. MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x170f9
  260. MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x170f9
  261. MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x170f9
  262. >;
  263. };
  264. };