imx6qdl-rex.dtsi 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright 2014 FEDEVEL, Inc.
  4. *
  5. * Author: Robert Nelson <[email protected]>
  6. */
  7. #include <dt-bindings/gpio/gpio.h>
  8. #include <dt-bindings/input/input.h>
  9. / {
  10. chosen {
  11. stdout-path = &uart1;
  12. };
  13. regulators {
  14. compatible = "simple-bus";
  15. #address-cells = <1>;
  16. #size-cells = <0>;
  17. reg_3p3v: regulator@0 {
  18. compatible = "regulator-fixed";
  19. reg = <0>;
  20. regulator-name = "3P3V";
  21. regulator-min-microvolt = <3300000>;
  22. regulator-max-microvolt = <3300000>;
  23. regulator-always-on;
  24. };
  25. reg_usbh1_vbus: regulator@1 {
  26. compatible = "regulator-fixed";
  27. reg = <1>;
  28. pinctrl-names = "default";
  29. regulator-name = "usbh1_vbus";
  30. regulator-min-microvolt = <5000000>;
  31. regulator-max-microvolt = <5000000>;
  32. gpio = <&gpio3 31 GPIO_ACTIVE_HIGH>;
  33. enable-active-high;
  34. };
  35. reg_usb_otg_vbus: regulator@2 {
  36. compatible = "regulator-fixed";
  37. reg = <2>;
  38. pinctrl-names = "default";
  39. regulator-name = "usb_otg_vbus";
  40. regulator-min-microvolt = <5000000>;
  41. regulator-max-microvolt = <5000000>;
  42. gpio = <&gpio3 22 GPIO_ACTIVE_HIGH>;
  43. enable-active-high;
  44. };
  45. };
  46. leds {
  47. compatible = "gpio-leds";
  48. pinctrl-names = "default";
  49. pinctrl-0 = <&pinctrl_led>;
  50. led0: led-usr {
  51. label = "usr";
  52. gpios = <&gpio1 2 GPIO_ACTIVE_LOW>;
  53. default-state = "off";
  54. linux,default-trigger = "heartbeat";
  55. };
  56. };
  57. sound {
  58. compatible = "fsl,imx6-rex-sgtl5000",
  59. "fsl,imx-audio-sgtl5000";
  60. model = "imx6-rex-sgtl5000";
  61. ssi-controller = <&ssi1>;
  62. audio-codec = <&codec>;
  63. audio-routing =
  64. "MIC_IN", "Mic Jack",
  65. "Mic Jack", "Mic Bias",
  66. "Headphone Jack", "HP_OUT";
  67. mux-int-port = <1>;
  68. mux-ext-port = <3>;
  69. };
  70. };
  71. &audmux {
  72. pinctrl-names = "default";
  73. pinctrl-0 = <&pinctrl_audmux>;
  74. status = "okay";
  75. };
  76. &ecspi2 {
  77. cs-gpios = <&gpio5 12 GPIO_ACTIVE_LOW>;
  78. pinctrl-names = "default";
  79. pinctrl-0 = <&pinctrl_ecspi2>;
  80. status = "okay";
  81. };
  82. &ecspi3 {
  83. cs-gpios = <&gpio4 26 GPIO_ACTIVE_LOW>;
  84. pinctrl-names = "default";
  85. pinctrl-0 = <&pinctrl_ecspi3>;
  86. status = "okay";
  87. };
  88. &fec {
  89. pinctrl-names = "default";
  90. pinctrl-0 = <&pinctrl_enet>;
  91. phy-mode = "rgmii";
  92. phy-reset-gpios = <&gpio1 25 GPIO_ACTIVE_LOW>;
  93. status = "okay";
  94. };
  95. &hdmi {
  96. ddc-i2c-bus = <&i2c2>;
  97. status = "okay";
  98. };
  99. &i2c1 {
  100. clock-frequency = <100000>;
  101. pinctrl-names = "default";
  102. pinctrl-0 = <&pinctrl_i2c1>;
  103. status = "okay";
  104. codec: sgtl5000@a {
  105. compatible = "fsl,sgtl5000";
  106. reg = <0x0a>;
  107. clocks = <&clks IMX6QDL_CLK_CKO>;
  108. VDDA-supply = <&reg_3p3v>;
  109. VDDIO-supply = <&reg_3p3v>;
  110. };
  111. };
  112. &i2c2 {
  113. clock-frequency = <100000>;
  114. pinctrl-names = "default";
  115. pinctrl-0 = <&pinctrl_i2c2>;
  116. status = "okay";
  117. pca9535: gpio-expander@27 {
  118. compatible = "nxp,pca9535";
  119. reg = <0x27>;
  120. gpio-controller;
  121. #gpio-cells = <2>;
  122. pinctrl-names = "default";
  123. pinctrl-0 = <&pinctrl_pca9535>;
  124. interrupt-parent = <&gpio6>;
  125. interrupts = <16 IRQ_TYPE_LEVEL_LOW>;
  126. interrupt-controller;
  127. #interrupt-cells = <2>;
  128. };
  129. eeprom@57 {
  130. compatible = "atmel,24c02";
  131. reg = <0x57>;
  132. };
  133. };
  134. &i2c3 {
  135. clock-frequency = <100000>;
  136. pinctrl-names = "default";
  137. pinctrl-0 = <&pinctrl_i2c3>;
  138. status = "okay";
  139. };
  140. &iomuxc {
  141. pinctrl-names = "default";
  142. pinctrl-0 = <&pinctrl_hog>;
  143. imx6qdl-rex {
  144. pinctrl_hog: hoggrp {
  145. fsl,pins = <
  146. /* SGTL5000 sys_mclk */
  147. MX6QDL_PAD_GPIO_0__CCM_CLKO1 0x030b0
  148. >;
  149. };
  150. pinctrl_audmux: audmuxgrp {
  151. fsl,pins = <
  152. MX6QDL_PAD_CSI0_DAT7__AUD3_RXD 0x130b0
  153. MX6QDL_PAD_CSI0_DAT4__AUD3_TXC 0x130b0
  154. MX6QDL_PAD_CSI0_DAT5__AUD3_TXD 0x110b0
  155. MX6QDL_PAD_CSI0_DAT6__AUD3_TXFS 0x130b0
  156. >;
  157. };
  158. pinctrl_ecspi2: ecspi2grp {
  159. fsl,pins = <
  160. MX6QDL_PAD_DISP0_DAT2__ECSPI3_MISO 0x100b1
  161. MX6QDL_PAD_DISP0_DAT1__ECSPI3_MOSI 0x100b1
  162. MX6QDL_PAD_DISP0_DAT0__ECSPI3_SCLK 0x100b1
  163. /* CS */
  164. MX6QDL_PAD_DISP0_DAT5__GPIO4_IO26 0x000b1
  165. >;
  166. };
  167. pinctrl_ecspi3: ecspi3grp {
  168. fsl,pins = <
  169. MX6QDL_PAD_DISP0_DAT17__ECSPI2_MISO 0x100b1
  170. MX6QDL_PAD_DISP0_DAT16__ECSPI2_MOSI 0x100b1
  171. MX6QDL_PAD_DISP0_DAT19__ECSPI2_SCLK 0x100b1
  172. /* CS */
  173. MX6QDL_PAD_DISP0_DAT18__GPIO5_IO12 0x000b1
  174. >;
  175. };
  176. pinctrl_enet: enetgrp {
  177. fsl,pins = <
  178. MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  179. MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  180. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b030
  181. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b030
  182. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b030
  183. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b030
  184. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b030
  185. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b030
  186. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  187. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b030
  188. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b030
  189. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b030
  190. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b030
  191. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b030
  192. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b030
  193. MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8
  194. /* Phy reset */
  195. MX6QDL_PAD_ENET_CRS_DV__GPIO1_IO25 0x000b0
  196. >;
  197. };
  198. pinctrl_i2c1: i2c1grp {
  199. fsl,pins = <
  200. MX6QDL_PAD_CSI0_DAT8__I2C1_SDA 0x4001b8b1
  201. MX6QDL_PAD_CSI0_DAT9__I2C1_SCL 0x4001b8b1
  202. >;
  203. };
  204. pinctrl_i2c2: i2c2grp {
  205. fsl,pins = <
  206. MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1
  207. MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
  208. >;
  209. };
  210. pinctrl_i2c3: i2c3grp {
  211. fsl,pins = <
  212. MX6QDL_PAD_EIM_D17__I2C3_SCL 0x4001b8b1
  213. MX6QDL_PAD_EIM_D18__I2C3_SDA 0x4001b8b1
  214. >;
  215. };
  216. pinctrl_led: ledgrp {
  217. fsl,pins = <
  218. /* user led */
  219. MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x80000000
  220. >;
  221. };
  222. pinctrl_pca9535: pca9535grp {
  223. fsl,pins = <
  224. MX6QDL_PAD_NANDF_CS3__GPIO6_IO16 0x17059
  225. >;
  226. };
  227. pinctrl_uart1: uart1grp {
  228. fsl,pins = <
  229. MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x1b0b1
  230. MX6QDL_PAD_CSI0_DAT11__UART1_RX_DATA 0x1b0b1
  231. >;
  232. };
  233. pinctrl_uart2: uart2grp {
  234. fsl,pins = <
  235. MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA 0x1b0b1
  236. MX6QDL_PAD_SD4_DAT4__UART2_RX_DATA 0x1b0b1
  237. >;
  238. };
  239. pinctrl_usbh1: usbh1grp {
  240. fsl,pins = <
  241. /* power enable, high active */
  242. MX6QDL_PAD_EIM_D31__GPIO3_IO31 0x10b0
  243. >;
  244. };
  245. pinctrl_usbotg: usbotggrp {
  246. fsl,pins = <
  247. MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059
  248. MX6QDL_PAD_EIM_D21__USB_OTG_OC 0x1b0b0
  249. /* power enable, high active */
  250. MX6QDL_PAD_EIM_D22__GPIO3_IO22 0x10b0
  251. >;
  252. };
  253. pinctrl_usdhc2: usdhc2grp {
  254. fsl,pins = <
  255. MX6QDL_PAD_SD2_CMD__SD2_CMD 0x17059
  256. MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10059
  257. MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059
  258. MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059
  259. MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059
  260. MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059
  261. /* CD */
  262. MX6QDL_PAD_NANDF_D2__GPIO2_IO02 0x1b0b0
  263. /* WP */
  264. MX6QDL_PAD_NANDF_D3__GPIO2_IO03 0x1f0b0
  265. >;
  266. };
  267. pinctrl_usdhc3: usdhc3grp {
  268. fsl,pins = <
  269. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059
  270. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059
  271. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
  272. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
  273. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
  274. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
  275. /* CD */
  276. MX6QDL_PAD_NANDF_D0__GPIO2_IO00 0x1b0b0
  277. /* WP */
  278. MX6QDL_PAD_NANDF_D1__GPIO2_IO01 0x1f0b0
  279. >;
  280. };
  281. };
  282. };
  283. &ssi1 {
  284. status = "okay";
  285. };
  286. &uart1 {
  287. pinctrl-names = "default";
  288. pinctrl-0 = <&pinctrl_uart1>;
  289. status = "okay";
  290. };
  291. &uart2 {
  292. pinctrl-names = "default";
  293. pinctrl-0 = <&pinctrl_uart2>;
  294. status = "okay";
  295. };
  296. &usbh1 {
  297. vbus-supply = <&reg_usbh1_vbus>;
  298. pinctrl-names = "default";
  299. pinctrl-0 = <&pinctrl_usbh1>;
  300. status = "okay";
  301. };
  302. &usbotg {
  303. vbus-supply = <&reg_usb_otg_vbus>;
  304. pinctrl-names = "default";
  305. pinctrl-0 = <&pinctrl_usbotg>;
  306. status = "okay";
  307. };
  308. &usdhc2 {
  309. pinctrl-names = "default";
  310. pinctrl-0 = <&pinctrl_usdhc2>;
  311. bus-width = <4>;
  312. cd-gpios = <&gpio2 2 GPIO_ACTIVE_LOW>;
  313. wp-gpios = <&gpio2 3 GPIO_ACTIVE_HIGH>;
  314. status = "okay";
  315. };
  316. &usdhc3 {
  317. pinctrl-names = "default";
  318. pinctrl-0 = <&pinctrl_usdhc3>;
  319. bus-width = <4>;
  320. cd-gpios = <&gpio2 0 GPIO_ACTIVE_LOW>;
  321. wp-gpios = <&gpio2 1 GPIO_ACTIVE_HIGH>;
  322. status = "okay";
  323. };