imx6qdl-phytec-mira-peb-av-02.dtsi 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119
  1. // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
  2. /*
  3. * Copyright (C) 2018 PHYTEC Messtechnik
  4. * Author: Christian Hemp <[email protected]>
  5. */
  6. / {
  7. display: display0 {
  8. #address-cells = <1>;
  9. #size-cells = <0>;
  10. compatible = "fsl,imx-parallel-display";
  11. pinctrl-names = "default";
  12. pinctrl-0 = <&pinctrl_disp0>;
  13. interface-pix-fmt = "rgb24";
  14. status = "disabled";
  15. port@0 {
  16. reg = <0>;
  17. display0_in: endpoint {
  18. remote-endpoint = <&ipu1_di0_disp0>;
  19. };
  20. };
  21. port@1 {
  22. reg = <1>;
  23. display0_out: endpoint {
  24. remote-endpoint = <&peb_panel_lcd_in>;
  25. };
  26. };
  27. };
  28. panel-lcd {
  29. compatible = "edt,etm0700g0edh6";
  30. pinctrl-names = "default";
  31. pinctrl-0 = <&pinctrl_disp0_pwr>;
  32. power-supply = <&reg_display>;
  33. enable-gpios = <&gpio3 22 GPIO_ACTIVE_HIGH>;
  34. backlight = <&backlight>;
  35. status = "disabled";
  36. port {
  37. peb_panel_lcd_in: endpoint {
  38. remote-endpoint = <&display0_out>;
  39. };
  40. };
  41. };
  42. reg_display: regulator-peb-display {
  43. compatible = "regulator-fixed";
  44. regulator-name = "peb-display";
  45. regulator-min-microvolt = <3300000>;
  46. regulator-max-microvolt = <3300000>;
  47. };
  48. };
  49. &i2c1 {
  50. edt_ft5x06: touchscreen@38 {
  51. compatible = "edt,edt-ft5406";
  52. pinctrl-names = "default";
  53. pinctrl-0 = <&pinctrl_edt_ft5x06>;
  54. reg = <0x38>;
  55. interrupt-parent = <&gpio3>;
  56. interrupts = <2 IRQ_TYPE_NONE>;
  57. status = "disabled";
  58. };
  59. };
  60. &ipu1_di0_disp0 {
  61. remote-endpoint = <&display0_in>;
  62. };
  63. &iomuxc {
  64. pinctrl_disp0: disp0grp {
  65. fsl,pins = <
  66. MX6QDL_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK 0x10
  67. MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02 0x10
  68. MX6QDL_PAD_DI0_PIN3__IPU1_DI0_PIN03 0x10
  69. MX6QDL_PAD_DI0_PIN15__IPU1_DI0_PIN15 0x1b080
  70. MX6QDL_PAD_DISP0_DAT0__IPU1_DISP0_DATA00 0x10
  71. MX6QDL_PAD_DISP0_DAT1__IPU1_DISP0_DATA01 0x10
  72. MX6QDL_PAD_DISP0_DAT2__IPU1_DISP0_DATA02 0x10
  73. MX6QDL_PAD_DISP0_DAT3__IPU1_DISP0_DATA03 0x10
  74. MX6QDL_PAD_DISP0_DAT4__IPU1_DISP0_DATA04 0x10
  75. MX6QDL_PAD_DISP0_DAT5__IPU1_DISP0_DATA05 0x10
  76. MX6QDL_PAD_DISP0_DAT6__IPU1_DISP0_DATA06 0x10
  77. MX6QDL_PAD_DISP0_DAT7__IPU1_DISP0_DATA07 0x10
  78. MX6QDL_PAD_DISP0_DAT8__IPU1_DISP0_DATA08 0x10
  79. MX6QDL_PAD_DISP0_DAT9__IPU1_DISP0_DATA09 0x10
  80. MX6QDL_PAD_DISP0_DAT10__IPU1_DISP0_DATA10 0x10
  81. MX6QDL_PAD_DISP0_DAT11__IPU1_DISP0_DATA11 0x10
  82. MX6QDL_PAD_DISP0_DAT12__IPU1_DISP0_DATA12 0x10
  83. MX6QDL_PAD_DISP0_DAT13__IPU1_DISP0_DATA13 0x10
  84. MX6QDL_PAD_DISP0_DAT14__IPU1_DISP0_DATA14 0x10
  85. MX6QDL_PAD_DISP0_DAT15__IPU1_DISP0_DATA15 0x10
  86. MX6QDL_PAD_DISP0_DAT16__IPU1_DISP0_DATA16 0x10
  87. MX6QDL_PAD_DISP0_DAT17__IPU1_DISP0_DATA17 0x10
  88. MX6QDL_PAD_DISP0_DAT18__IPU1_DISP0_DATA18 0x10
  89. MX6QDL_PAD_DISP0_DAT19__IPU1_DISP0_DATA19 0x10
  90. MX6QDL_PAD_DISP0_DAT20__IPU1_DISP0_DATA20 0x10
  91. MX6QDL_PAD_DISP0_DAT21__IPU1_DISP0_DATA21 0x10
  92. MX6QDL_PAD_DISP0_DAT22__IPU1_DISP0_DATA22 0x10
  93. MX6QDL_PAD_DISP0_DAT23__IPU1_DISP0_DATA23 0x10
  94. >;
  95. };
  96. pinctrl_disp0_pwr: disp0pwrgrp {
  97. fsl,pins = <
  98. MX6QDL_PAD_EIM_D22__GPIO3_IO22 0x1b0b0
  99. >;
  100. };
  101. pinctrl_edt_ft5x06: edtft5x06grp {
  102. fsl,pins = <
  103. MX6QDL_PAD_EIM_DA2__GPIO3_IO02 0xb0b1
  104. >;
  105. };
  106. };