imx6qdl-kontron-samx6i.dtsi 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821
  1. // SPDX-License-Identifier: GPL-2.0 OR X11
  2. /*
  3. * Copyright 2017 (C) Priit Laes <[email protected]>
  4. * Copyright 2018 (C) Pengutronix, Michael Grzeschik <[email protected]>
  5. * Copyright 2019 (C) Pengutronix, Marco Felsch <[email protected]>
  6. *
  7. * Based on initial work by Nikita Yushchenko <nyushchenko at dev.rtsoft.ru>
  8. */
  9. #include <dt-bindings/gpio/gpio.h>
  10. #include <dt-bindings/sound/fsl-imx-audmux.h>
  11. / {
  12. reg_1p0v_s0: regulator-1p0v-s0 {
  13. compatible = "regulator-fixed";
  14. regulator-name = "V_1V0_S0";
  15. regulator-min-microvolt = <1000000>;
  16. regulator-max-microvolt = <1000000>;
  17. regulator-always-on;
  18. regulator-boot-on;
  19. vin-supply = <&reg_smarc_suppy>;
  20. };
  21. reg_1p35v_vcoredig_s5: regulator-1p35v-vcoredig-s5 {
  22. compatible = "regulator-fixed";
  23. regulator-name = "V_1V35_VCOREDIG_S5";
  24. regulator-min-microvolt = <1350000>;
  25. regulator-max-microvolt = <1350000>;
  26. regulator-always-on;
  27. regulator-boot-on;
  28. vin-supply = <&reg_3p3v_s5>;
  29. };
  30. reg_1p8v_s5: regulator-1p8v-s5 {
  31. compatible = "regulator-fixed";
  32. regulator-name = "V_1V8_S5";
  33. regulator-min-microvolt = <1800000>;
  34. regulator-max-microvolt = <1800000>;
  35. regulator-always-on;
  36. regulator-boot-on;
  37. vin-supply = <&reg_3p3v_s5>;
  38. };
  39. reg_3p3v_s0: regulator-3p3v-s0 {
  40. compatible = "regulator-fixed";
  41. regulator-name = "V_3V3_S0";
  42. regulator-min-microvolt = <3300000>;
  43. regulator-max-microvolt = <3300000>;
  44. regulator-always-on;
  45. regulator-boot-on;
  46. vin-supply = <&reg_3p3v_s5>;
  47. };
  48. reg_3p3v_s5: regulator-3p3v-s5 {
  49. compatible = "regulator-fixed";
  50. regulator-name = "V_3V3_S5";
  51. regulator-min-microvolt = <3300000>;
  52. regulator-max-microvolt = <3300000>;
  53. regulator-always-on;
  54. regulator-boot-on;
  55. vin-supply = <&reg_smarc_suppy>;
  56. };
  57. reg_smarc_lcdbklt: regulator-smarc-lcdbklt {
  58. compatible = "regulator-fixed";
  59. pinctrl-names = "default";
  60. pinctrl-0 = <&pinctrl_lcdbklt_en>;
  61. regulator-name = "LCD_BKLT_EN";
  62. regulator-min-microvolt = <1800000>;
  63. regulator-max-microvolt = <1800000>;
  64. gpio = <&gpio1 16 GPIO_ACTIVE_HIGH>;
  65. enable-active-high;
  66. };
  67. reg_smarc_lcdvdd: regulator-smarc-lcdvdd {
  68. compatible = "regulator-fixed";
  69. pinctrl-names = "default";
  70. pinctrl-0 = <&pinctrl_lcdvdd_en>;
  71. regulator-name = "LCD_VDD_EN";
  72. regulator-min-microvolt = <1800000>;
  73. regulator-max-microvolt = <1800000>;
  74. gpio = <&gpio1 17 GPIO_ACTIVE_HIGH>;
  75. enable-active-high;
  76. };
  77. reg_smarc_rtc: regulator-smarc-rtc {
  78. compatible = "regulator-fixed";
  79. regulator-name = "V_IN_RTC_BATT";
  80. regulator-min-microvolt = <3300000>;
  81. regulator-max-microvolt = <3300000>;
  82. regulator-always-on;
  83. regulator-boot-on;
  84. };
  85. /* Module supply range can be 3.00V ... 5.25V */
  86. reg_smarc_suppy: regulator-smarc-supply {
  87. compatible = "regulator-fixed";
  88. regulator-name = "V_IN_WIDE";
  89. regulator-min-microvolt = <5000000>;
  90. regulator-max-microvolt = <5000000>;
  91. regulator-always-on;
  92. regulator-boot-on;
  93. };
  94. lcd: lcd {
  95. #address-cells = <1>;
  96. #size-cells = <0>;
  97. compatible = "fsl,imx-parallel-display";
  98. pinctrl-names = "default";
  99. pinctrl-0 = <&pinctrl_lcd>;
  100. status = "disabled";
  101. port@0 {
  102. reg = <0>;
  103. lcd_in: endpoint {
  104. };
  105. };
  106. port@1 {
  107. reg = <1>;
  108. lcd_out: endpoint {
  109. };
  110. };
  111. };
  112. lcd_backlight: lcd-backlight {
  113. compatible = "pwm-backlight";
  114. pwms = <&pwm4 0 5000000 0>;
  115. pwm-names = "LCD_BKLT_PWM";
  116. brightness-levels = <0 10 20 30 40 50 60 70 80 90 100>;
  117. default-brightness-level = <4>;
  118. power-supply = <&reg_smarc_lcdbklt>;
  119. status = "disabled";
  120. };
  121. i2c_intern: i2c-gpio-intern {
  122. compatible = "i2c-gpio";
  123. pinctrl-names = "default";
  124. pinctrl-0 = <&pinctrl_i2c_gpio_intern>;
  125. sda-gpios = <&gpio1 28 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
  126. scl-gpios = <&gpio1 30 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
  127. i2c-gpio,delay-us = <2>; /* ~100 kHz */
  128. #address-cells = <1>;
  129. #size-cells = <0>;
  130. };
  131. i2c_lcd: i2c-gpio-lcd {
  132. compatible = "i2c-gpio";
  133. pinctrl-names = "default";
  134. pinctrl-0 = <&pinctrl_i2c_gpio_lcd>;
  135. sda-gpios = <&gpio1 21 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
  136. scl-gpios = <&gpio1 19 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
  137. i2c-gpio,delay-us = <2>; /* ~100 kHz */
  138. #address-cells = <1>;
  139. #size-cells = <0>;
  140. status = "disabled";
  141. };
  142. i2c_cam: i2c-gpio-cam {
  143. compatible = "i2c-gpio";
  144. pinctrl-names = "default";
  145. pinctrl-0 = <&pinctrl_i2c_gpio_cam>;
  146. sda-gpios = <&gpio4 10 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
  147. scl-gpios = <&gpio1 6 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
  148. i2c-gpio,delay-us = <2>; /* ~100 kHz */
  149. #address-cells = <1>;
  150. #size-cells = <0>;
  151. status = "disabled";
  152. };
  153. };
  154. /* I2S0, I2S1 */
  155. &audmux {
  156. pinctrl-names = "default";
  157. pinctrl-0 = <&pinctrl_audmux>;
  158. audmux_ssi1 {
  159. fsl,audmux-port = <MX51_AUDMUX_PORT1_SSI0>;
  160. fsl,port-config = <
  161. (IMX_AUDMUX_V2_PTCR_TFSEL(MX51_AUDMUX_PORT3) |
  162. IMX_AUDMUX_V2_PTCR_TCSEL(MX51_AUDMUX_PORT3) |
  163. IMX_AUDMUX_V2_PTCR_SYN |
  164. IMX_AUDMUX_V2_PTCR_TFSDIR |
  165. IMX_AUDMUX_V2_PTCR_TCLKDIR)
  166. IMX_AUDMUX_V2_PDCR_RXDSEL(MX51_AUDMUX_PORT3)
  167. >;
  168. };
  169. audmux_adu3 {
  170. fsl,audmux-port = <MX51_AUDMUX_PORT3>;
  171. fsl,port-config = <
  172. IMX_AUDMUX_V2_PTCR_SYN
  173. IMX_AUDMUX_V2_PDCR_RXDSEL(MX51_AUDMUX_PORT1_SSI0)
  174. >;
  175. };
  176. audmux_ssi2 {
  177. fsl,audmux-port = <MX51_AUDMUX_PORT2_SSI1>;
  178. fsl,port-config = <
  179. (IMX_AUDMUX_V2_PTCR_TFSEL(MX51_AUDMUX_PORT4) |
  180. IMX_AUDMUX_V2_PTCR_TCSEL(MX51_AUDMUX_PORT4) |
  181. IMX_AUDMUX_V2_PTCR_SYN |
  182. IMX_AUDMUX_V2_PTCR_TFSDIR |
  183. IMX_AUDMUX_V2_PTCR_TCLKDIR)
  184. IMX_AUDMUX_V2_PDCR_RXDSEL(MX51_AUDMUX_PORT4)
  185. >;
  186. };
  187. audmux_adu4 {
  188. fsl,audmux-port = <MX51_AUDMUX_PORT4>;
  189. fsl,port-config = <
  190. IMX_AUDMUX_V2_PTCR_SYN
  191. IMX_AUDMUX_V2_PDCR_RXDSEL(MX51_AUDMUX_PORT2_SSI1)
  192. >;
  193. };
  194. };
  195. /* CAN0 */
  196. &can1 {
  197. pinctrl-names = "default";
  198. pinctrl-0 = <&pinctrl_flexcan1>;
  199. };
  200. /* CAN1 */
  201. &can2 {
  202. pinctrl-names = "default";
  203. pinctrl-0 = <&pinctrl_flexcan2>;
  204. };
  205. /* SPI1 */
  206. &ecspi2 {
  207. pinctrl-names = "default";
  208. pinctrl-0 = <&pinctrl_ecspi2>;
  209. cs-gpios = <&gpio2 26 GPIO_ACTIVE_LOW>,
  210. <&gpio2 27 GPIO_ACTIVE_LOW>;
  211. };
  212. /* SPI0 */
  213. &ecspi4 {
  214. pinctrl-names = "default";
  215. pinctrl-0 = <&pinctrl_ecspi4>;
  216. cs-gpios = <&gpio3 24 GPIO_ACTIVE_LOW>,
  217. <&gpio3 29 GPIO_ACTIVE_LOW>;
  218. status = "okay";
  219. /* default boot source: workaround #1 for errata ERR006282 */
  220. smarc_flash: flash@0 {
  221. compatible = "jedec,spi-nor";
  222. reg = <0>;
  223. spi-max-frequency = <20000000>;
  224. };
  225. };
  226. /* GBE */
  227. &fec {
  228. pinctrl-names = "default";
  229. pinctrl-0 = <&pinctrl_enet>;
  230. phy-mode = "rgmii";
  231. phy-handle = <&ethphy>;
  232. mdio {
  233. #address-cells = <1>;
  234. #size-cells = <0>;
  235. ethphy: ethernet-phy@1 {
  236. compatible = "ethernet-phy-ieee802.3-c22";
  237. reg = <1>;
  238. reset-gpios = <&gpio1 25 GPIO_ACTIVE_LOW>;
  239. reset-assert-us = <1000>;
  240. };
  241. };
  242. };
  243. &hdmi {
  244. ddc-i2c-bus = <&i2c2>;
  245. };
  246. &i2c_intern {
  247. pmic@8 {
  248. compatible = "fsl,pfuze100";
  249. reg = <0x08>;
  250. regulators {
  251. reg_v_core_s0: sw1ab {
  252. regulator-name = "V_CORE_S0";
  253. regulator-min-microvolt = <300000>;
  254. regulator-max-microvolt = <1875000>;
  255. regulator-boot-on;
  256. regulator-always-on;
  257. };
  258. reg_vddsoc_s0: sw1c {
  259. regulator-name = "V_VDDSOC_S0";
  260. regulator-min-microvolt = <300000>;
  261. regulator-max-microvolt = <1875000>;
  262. regulator-boot-on;
  263. regulator-always-on;
  264. };
  265. reg_3p15v_s0: sw2 {
  266. regulator-name = "V_3V15_S0";
  267. regulator-min-microvolt = <800000>;
  268. regulator-max-microvolt = <3300000>;
  269. regulator-boot-on;
  270. regulator-always-on;
  271. };
  272. /* sw3a/b is used in dual mode, but driver does not
  273. * support it. Although, there's no need to control
  274. * DDR power - so just leaving dummy entries for sw3a
  275. * and sw3b for now.
  276. */
  277. sw3a {
  278. regulator-min-microvolt = <400000>;
  279. regulator-max-microvolt = <1975000>;
  280. regulator-boot-on;
  281. regulator-always-on;
  282. };
  283. sw3b {
  284. regulator-min-microvolt = <400000>;
  285. regulator-max-microvolt = <1975000>;
  286. regulator-boot-on;
  287. regulator-always-on;
  288. };
  289. reg_1p8v_s0: sw4 {
  290. regulator-name = "V_1V8_S0";
  291. regulator-min-microvolt = <800000>;
  292. regulator-max-microvolt = <3300000>;
  293. regulator-boot-on;
  294. regulator-always-on;
  295. };
  296. /* Regulator for USB */
  297. reg_5p0v_s0: swbst {
  298. regulator-name = "V_5V0_S0";
  299. regulator-min-microvolt = <5000000>;
  300. regulator-max-microvolt = <5150000>;
  301. regulator-boot-on;
  302. };
  303. reg_vsnvs: vsnvs {
  304. regulator-min-microvolt = <1000000>;
  305. regulator-max-microvolt = <3000000>;
  306. regulator-boot-on;
  307. regulator-always-on;
  308. };
  309. reg_vrefddr: vrefddr {
  310. regulator-boot-on;
  311. regulator-always-on;
  312. };
  313. /*
  314. * Per schematics, of all VGEN's, only VGEN5 has some
  315. * usage ... but even that - over DNI resistor
  316. */
  317. vgen1 {
  318. regulator-min-microvolt = <800000>;
  319. regulator-max-microvolt = <1550000>;
  320. };
  321. vgen2 {
  322. regulator-min-microvolt = <800000>;
  323. regulator-max-microvolt = <1550000>;
  324. };
  325. vgen3 {
  326. regulator-min-microvolt = <1800000>;
  327. regulator-max-microvolt = <3300000>;
  328. };
  329. vgen4 {
  330. regulator-min-microvolt = <1800000>;
  331. regulator-max-microvolt = <3300000>;
  332. };
  333. reg_2p5v_s0: vgen5 {
  334. regulator-name = "V_2V5_S0";
  335. regulator-min-microvolt = <1800000>;
  336. regulator-max-microvolt = <3300000>;
  337. };
  338. vgen6 {
  339. regulator-min-microvolt = <1800000>;
  340. regulator-max-microvolt = <3300000>;
  341. };
  342. };
  343. };
  344. };
  345. /* I2C_GP */
  346. &i2c1 {
  347. clock-frequency = <375000>;
  348. pinctrl-names = "default";
  349. pinctrl-0 = <&pinctrl_i2c1>;
  350. };
  351. /* HDMI_CTRL */
  352. &i2c2 {
  353. clock-frequency = <100000>;
  354. pinctrl-names = "default";
  355. pinctrl-0 = <&pinctrl_i2c2>;
  356. };
  357. /* I2C_PM */
  358. &i2c3 {
  359. clock-frequency = <375000>;
  360. pinctrl-names = "default";
  361. pinctrl-0 = <&pinctrl_i2c3>;
  362. status = "okay";
  363. smarc_eeprom: eeprom@50 {
  364. compatible = "atmel,24c32";
  365. reg = <0x50>;
  366. pagesize = <32>;
  367. };
  368. };
  369. &iomuxc {
  370. pinctrl-names = "default";
  371. pinctrl-0 = <&pinctrl_mgmt_gpios &pinctrl_gpio>;
  372. pinctrl_audmux: audmuxgrp {
  373. fsl,pins = <
  374. MX6QDL_PAD_CSI0_DAT4__AUD3_TXC 0x130b0
  375. MX6QDL_PAD_CSI0_DAT5__AUD3_TXD 0x130b0
  376. MX6QDL_PAD_CSI0_DAT6__AUD3_TXFS 0x130b0
  377. MX6QDL_PAD_CSI0_DAT7__AUD3_RXD 0x130b0
  378. MX6QDL_PAD_DISP0_DAT20__AUD4_TXC 0x130b0
  379. MX6QDL_PAD_DISP0_DAT21__AUD4_TXD 0x130b0
  380. MX6QDL_PAD_DISP0_DAT22__AUD4_TXFS 0x130b0
  381. MX6QDL_PAD_DISP0_DAT23__AUD4_RXD 0x130b0
  382. /* AUDIO MCLK */
  383. MX6QDL_PAD_NANDF_CS2__CCM_CLKO2 0x000b0
  384. >;
  385. };
  386. pinctrl_ecspi2: ecspi2grp {
  387. fsl,pins = <
  388. MX6QDL_PAD_EIM_CS0__ECSPI2_SCLK 0x100b1
  389. MX6QDL_PAD_EIM_CS1__ECSPI2_MOSI 0x100b1
  390. MX6QDL_PAD_EIM_OE__ECSPI2_MISO 0x100b1
  391. MX6QDL_PAD_EIM_RW__GPIO2_IO26 0x1b0b0 /* CS0 */
  392. MX6QDL_PAD_EIM_LBA__GPIO2_IO27 0x1b0b0 /* CS1 */
  393. >;
  394. };
  395. pinctrl_ecspi4: ecspi4grp {
  396. fsl,pins = <
  397. MX6QDL_PAD_EIM_D21__ECSPI4_SCLK 0x100b1
  398. MX6QDL_PAD_EIM_D28__ECSPI4_MOSI 0x100b1
  399. MX6QDL_PAD_EIM_D22__ECSPI4_MISO 0x100b1
  400. /* SPI_IMX_CS2# - connected to internal flash */
  401. MX6QDL_PAD_EIM_D24__GPIO3_IO24 0x1b0b0
  402. /* SPI_IMX_CS0# - connected to SMARC SPI0_CS0# */
  403. MX6QDL_PAD_EIM_D29__GPIO3_IO29 0x1b0b0
  404. >;
  405. };
  406. pinctrl_flexcan1: flexcan1grp {
  407. fsl,pins = <
  408. MX6QDL_PAD_GPIO_7__FLEXCAN1_TX 0x1b0b0
  409. MX6QDL_PAD_GPIO_8__FLEXCAN1_RX 0x1b0b0
  410. >;
  411. };
  412. pinctrl_flexcan2: flexcan2grp {
  413. fsl,pins = <
  414. MX6QDL_PAD_KEY_COL4__FLEXCAN2_TX 0x1b0b0
  415. MX6QDL_PAD_KEY_ROW4__FLEXCAN2_RX 0x1b0b0
  416. >;
  417. };
  418. pinctrl_gpio: gpiogrp {
  419. fsl,pins = <
  420. MX6QDL_PAD_EIM_DA0__GPIO3_IO00 0x1b0b0 /* GPIO0 / CAM0_PWR# */
  421. MX6QDL_PAD_EIM_DA1__GPIO3_IO01 0x1b0b0 /* GPIO1 / CAM1_PWR# */
  422. MX6QDL_PAD_EIM_DA2__GPIO3_IO02 0x1b0b0 /* GPIO2 / CAM0_RST# */
  423. MX6QDL_PAD_EIM_DA3__GPIO3_IO03 0x1b0b0 /* GPIO3 / CAM1_RST# */
  424. MX6QDL_PAD_EIM_DA4__GPIO3_IO04 0x1b0b0 /* GPIO4 / HDA_RST# */
  425. MX6QDL_PAD_EIM_DA5__GPIO3_IO05 0x1b0b0 /* GPIO5 / PWM_OUT */
  426. MX6QDL_PAD_EIM_DA6__GPIO3_IO06 0x1b0b0 /* GPIO6 / TACHIN */
  427. MX6QDL_PAD_EIM_DA7__GPIO3_IO07 0x1b0b0 /* GPIO7 / PCAM_FLD */
  428. MX6QDL_PAD_EIM_DA8__GPIO3_IO08 0x1b0b0 /* GPIO8 / CAN0_ERR# */
  429. MX6QDL_PAD_EIM_DA9__GPIO3_IO09 0x1b0b0 /* GPIO9 / CAN1_ERR# */
  430. MX6QDL_PAD_EIM_DA10__GPIO3_IO10 0x1b0b0 /* GPIO10 */
  431. MX6QDL_PAD_EIM_DA11__GPIO3_IO11 0x1b0b0 /* GPIO11 */
  432. >;
  433. };
  434. pinctrl_enet: enetgrp {
  435. fsl,pins = <
  436. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  437. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  438. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  439. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  440. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  441. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  442. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  443. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  444. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  445. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  446. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  447. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  448. MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  449. MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  450. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  451. MX6QDL_PAD_ENET_CRS_DV__GPIO1_IO25 0x1b0b0 /* RST_GBE0_PHY# */
  452. >;
  453. };
  454. pinctrl_i2c_gpio_cam: i2c-gpiocamgrp {
  455. fsl,pins = <
  456. MX6QDL_PAD_GPIO_6__GPIO1_IO06 0x1b0b0 /* SCL */
  457. MX6QDL_PAD_KEY_COL2__GPIO4_IO10 0x1b0b0 /* SDA */
  458. >;
  459. };
  460. pinctrl_i2c_gpio_intern: i2c-gpiointerngrp {
  461. fsl,pins = <
  462. MX6QDL_PAD_ENET_TXD0__GPIO1_IO30 0x1b0b0 /* SCL */
  463. MX6QDL_PAD_ENET_TX_EN__GPIO1_IO28 0x1b0b0 /* SDA */
  464. >;
  465. };
  466. pinctrl_i2c_gpio_lcd: i2c-gpiolcdgrp {
  467. fsl,pins = <
  468. MX6QDL_PAD_SD1_DAT2__GPIO1_IO19 0x1b0b0 /* SCL */
  469. MX6QDL_PAD_SD1_DAT3__GPIO1_IO21 0x1b0b0 /* SDA */
  470. >;
  471. };
  472. pinctrl_i2c1: i2c1grp {
  473. fsl,pins = <
  474. MX6QDL_PAD_CSI0_DAT9__I2C1_SCL 0x4001b8b1
  475. MX6QDL_PAD_CSI0_DAT8__I2C1_SDA 0x4001b8b1
  476. >;
  477. };
  478. pinctrl_i2c2: i2c2grp {
  479. fsl,pins = <
  480. MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1
  481. MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
  482. >;
  483. };
  484. pinctrl_i2c3: i2c3grp {
  485. fsl,pins = <
  486. MX6QDL_PAD_GPIO_5__I2C3_SCL 0x4001b8b1
  487. MX6QDL_PAD_GPIO_16__I2C3_SDA 0x4001b8b1
  488. >;
  489. };
  490. pinctrl_lcd: lcdgrp {
  491. fsl,pins = <
  492. MX6QDL_PAD_DISP0_DAT0__IPU1_DISP0_DATA00 0x100f1
  493. MX6QDL_PAD_DISP0_DAT1__IPU1_DISP0_DATA01 0x100f1
  494. MX6QDL_PAD_DISP0_DAT2__IPU1_DISP0_DATA02 0x100f1
  495. MX6QDL_PAD_DISP0_DAT3__IPU1_DISP0_DATA03 0x100f1
  496. MX6QDL_PAD_DISP0_DAT4__IPU1_DISP0_DATA04 0x100f1
  497. MX6QDL_PAD_DISP0_DAT5__IPU1_DISP0_DATA05 0x100f1
  498. MX6QDL_PAD_DISP0_DAT6__IPU1_DISP0_DATA06 0x100f1
  499. MX6QDL_PAD_DISP0_DAT7__IPU1_DISP0_DATA07 0x100f1
  500. MX6QDL_PAD_DISP0_DAT8__IPU1_DISP0_DATA08 0x100f1
  501. MX6QDL_PAD_DISP0_DAT9__IPU1_DISP0_DATA09 0x100f1
  502. MX6QDL_PAD_DISP0_DAT10__IPU1_DISP0_DATA10 0x100f1
  503. MX6QDL_PAD_DISP0_DAT11__IPU1_DISP0_DATA11 0x100f1
  504. MX6QDL_PAD_DISP0_DAT12__IPU1_DISP0_DATA12 0x100f1
  505. MX6QDL_PAD_DISP0_DAT13__IPU1_DISP0_DATA13 0x100f1
  506. MX6QDL_PAD_DISP0_DAT14__IPU1_DISP0_DATA14 0x100f1
  507. MX6QDL_PAD_DISP0_DAT15__IPU1_DISP0_DATA15 0x100f1
  508. MX6QDL_PAD_DISP0_DAT16__IPU1_DISP0_DATA16 0x100f1
  509. MX6QDL_PAD_DISP0_DAT17__IPU1_DISP0_DATA17 0x100f1
  510. MX6QDL_PAD_DISP0_DAT18__IPU1_DISP0_DATA18 0x100f1
  511. MX6QDL_PAD_DISP0_DAT19__IPU1_DISP0_DATA19 0x100f1
  512. MX6QDL_PAD_DISP0_DAT20__IPU1_DISP0_DATA20 0x100f1
  513. MX6QDL_PAD_DISP0_DAT21__IPU1_DISP0_DATA21 0x100f1
  514. MX6QDL_PAD_DISP0_DAT22__IPU1_DISP0_DATA22 0x100f1
  515. MX6QDL_PAD_DISP0_DAT23__IPU1_DISP0_DATA23 0x100f1
  516. MX6QDL_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK 0x100f1
  517. MX6QDL_PAD_DI0_PIN15__IPU1_DI0_PIN15 0x100f1 /* DE */
  518. MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02 0x100f1 /* HSYNC */
  519. MX6QDL_PAD_DI0_PIN3__IPU1_DI0_PIN03 0x100f1 /* VSYNC */
  520. >;
  521. };
  522. pinctrl_lcdbklt_en: lcdbkltengrp {
  523. fsl,pins = <
  524. MX6QDL_PAD_SD1_DAT0__GPIO1_IO16 0x1b0b1
  525. >;
  526. };
  527. pinctrl_lcdvdd_en: lcdvddengrp {
  528. fsl,pins = <
  529. MX6QDL_PAD_SD1_DAT1__GPIO1_IO17 0x1b0b0
  530. >;
  531. };
  532. pinctrl_mipi_csi: mipi-csigrp {
  533. fsl,pins = <
  534. MX6QDL_PAD_CSI0_MCLK__CCM_CLKO1 0x000b0 /* CSI0/1 MCLK */
  535. >;
  536. };
  537. pinctrl_mgmt_gpios: mgmt-gpiosgrp {
  538. fsl,pins = <
  539. MX6QDL_PAD_EIM_WAIT__GPIO5_IO00 0x1b0b0 /* LID# */
  540. MX6QDL_PAD_SD3_DAT7__GPIO6_IO17 0x1b0b0 /* SLEEP# */
  541. MX6QDL_PAD_GPIO_17__GPIO7_IO12 0x1b0b0 /* CHARGING# */
  542. MX6QDL_PAD_GPIO_0__GPIO1_IO00 0x1b0b0 /* CHARGER_PRSNT# */
  543. MX6QDL_PAD_SD1_CLK__GPIO1_IO20 0x1b0b0 /* CARRIER_STBY# */
  544. MX6QDL_PAD_DI0_PIN4__GPIO4_IO20 0x1b0b0 /* BATLOW# */
  545. MX6QDL_PAD_CSI0_VSYNC__GPIO5_IO21 0x1b0b0 /* TEST# */
  546. MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x1b0b0 /* VDD_IO_SEL_D# */
  547. MX6QDL_PAD_NANDF_CS3__GPIO6_IO16 0x1b0b0 /* POWER_BTN# */
  548. >;
  549. };
  550. pinctrl_pcie: pciegrp {
  551. fsl,pins = <
  552. MX6QDL_PAD_EIM_D18__GPIO3_IO18 0x1b0b0 /* PCI_A_PRSNT# */
  553. MX6QDL_PAD_EIM_DA13__GPIO3_IO13 0x1b0b0 /* RST_PCIE_A# */
  554. MX6QDL_PAD_SD3_DAT6__GPIO6_IO18 0x1b0b0 /* PCIE_WAKE# */
  555. >;
  556. };
  557. pinctrl_pwm4: pwm4grp {
  558. fsl,pins = <
  559. MX6QDL_PAD_SD1_CMD__PWM4_OUT 0x1b0b1
  560. >;
  561. };
  562. pinctrl_uart1: uart1grp {
  563. fsl,pins = <
  564. MX6QDL_PAD_CSI0_DAT11__UART1_RX_DATA 0x1b0b1
  565. MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x1b0b1
  566. MX6QDL_PAD_EIM_D20__UART1_RTS_B 0x1b0b1
  567. MX6QDL_PAD_EIM_D19__UART1_CTS_B 0x1b0b1
  568. >;
  569. };
  570. pinctrl_uart2: uart2grp {
  571. fsl,pins = <
  572. MX6QDL_PAD_EIM_D27__UART2_RX_DATA 0x1b0b1
  573. MX6QDL_PAD_EIM_D26__UART2_TX_DATA 0x1b0b1
  574. >;
  575. };
  576. pinctrl_uart4: uart4grp {
  577. fsl,pins = <
  578. MX6QDL_PAD_CSI0_DAT13__UART4_RX_DATA 0x1b0b1
  579. MX6QDL_PAD_CSI0_DAT12__UART4_TX_DATA 0x1b0b1
  580. MX6QDL_PAD_CSI0_DAT16__UART4_RTS_B 0x1b0b1
  581. MX6QDL_PAD_CSI0_DAT17__UART4_CTS_B 0x1b0b1
  582. >;
  583. };
  584. pinctrl_uart5: uart5grp {
  585. fsl,pins = <
  586. MX6QDL_PAD_CSI0_DAT15__UART5_RX_DATA 0x1b0b1
  587. MX6QDL_PAD_CSI0_DAT14__UART5_TX_DATA 0x1b0b1
  588. >;
  589. };
  590. pinctrl_usbotg: usbotggrp {
  591. fsl,pins = <
  592. MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x1f8b0
  593. /* power, oc muxed but not used by the driver */
  594. MX6QDL_PAD_CSI0_PIXCLK__GPIO5_IO18 0x1b0b0 /* USB power */
  595. MX6QDL_PAD_CSI0_DATA_EN__GPIO5_IO20 0x1b0b0 /* USB OC */
  596. >;
  597. };
  598. pinctrl_usdhc3: usdhc3grp {
  599. fsl,pins = <
  600. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x17059
  601. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059
  602. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
  603. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
  604. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
  605. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
  606. MX6QDL_PAD_NANDF_CS1__GPIO6_IO14 0x1b0b0 /* CD */
  607. MX6QDL_PAD_ENET_RXD1__GPIO1_IO26 0x1b0b0 /* WP */
  608. MX6QDL_PAD_ENET_TXD1__GPIO1_IO29 0x1b0b0 /* PWR_EN */
  609. >;
  610. };
  611. pinctrl_usdhc4: usdhc4grp {
  612. fsl,pins = <
  613. MX6QDL_PAD_SD4_CLK__SD4_CLK 0x17059
  614. MX6QDL_PAD_SD4_CMD__SD4_CMD 0x17059
  615. MX6QDL_PAD_SD4_DAT0__SD4_DATA0 0x17059
  616. MX6QDL_PAD_SD4_DAT1__SD4_DATA1 0x17059
  617. MX6QDL_PAD_SD4_DAT2__SD4_DATA2 0x17059
  618. MX6QDL_PAD_SD4_DAT3__SD4_DATA3 0x17059
  619. MX6QDL_PAD_SD4_DAT4__SD4_DATA4 0x17059
  620. MX6QDL_PAD_SD4_DAT5__SD4_DATA5 0x17059
  621. MX6QDL_PAD_SD4_DAT6__SD4_DATA6 0x17059
  622. MX6QDL_PAD_SD4_DAT7__SD4_DATA7 0x17059
  623. >;
  624. };
  625. pinctrl_wdog1: wdog1rp {
  626. fsl,pins = <
  627. MX6QDL_PAD_GPIO_9__WDOG1_B 0x1b0b0
  628. >;
  629. };
  630. };
  631. &mipi_csi {
  632. pinctrl-names = "default";
  633. pinctrl-0 = <&pinctrl_mipi_csi>;
  634. };
  635. &pcie {
  636. pinctrl-names = "default";
  637. pinctrl-0 = <&pinctrl_pcie>;
  638. wake-up-gpio = <&gpio6 18 GPIO_ACTIVE_HIGH>;
  639. reset-gpio = <&gpio3 13 GPIO_ACTIVE_HIGH>;
  640. };
  641. /* LCD_BKLT_PWM */
  642. &pwm4 {
  643. pinctrl-names = "default";
  644. pinctrl-0 = <&pinctrl_pwm4>;
  645. };
  646. &reg_arm {
  647. vin-supply = <&reg_v_core_s0>;
  648. };
  649. &reg_pu {
  650. vin-supply = <&reg_vddsoc_s0>;
  651. };
  652. &reg_soc {
  653. vin-supply = <&reg_vddsoc_s0>;
  654. };
  655. /* SER0 */
  656. &uart1 {
  657. pinctrl-names = "default";
  658. pinctrl-0 = <&pinctrl_uart1>;
  659. uart-has-rtscts;
  660. };
  661. /* SER1 */
  662. &uart2 {
  663. pinctrl-names = "default";
  664. pinctrl-0 = <&pinctrl_uart2>;
  665. };
  666. /* SER2 */
  667. &uart4 {
  668. pinctrl-names = "default";
  669. pinctrl-0 = <&pinctrl_uart4>;
  670. uart-has-rtscts;
  671. };
  672. /* SER3 */
  673. &uart5 {
  674. pinctrl-names = "default";
  675. pinctrl-0 = <&pinctrl_uart5>;
  676. };
  677. /* USB0 */
  678. &usbotg {
  679. /*
  680. * no 'imx6-usb-charger-detection'
  681. * since USB_OTG_CHD_B pin is not wired
  682. */
  683. pinctrl-names = "default";
  684. pinctrl-0 = <&pinctrl_usbotg>;
  685. };
  686. /* USB1/2 via hub */
  687. &usbh1 {
  688. vbus-supply = <&reg_5p0v_s0>;
  689. };
  690. /* SDIO */
  691. &usdhc3 {
  692. pinctrl-names = "default";
  693. pinctrl-0 = <&pinctrl_usdhc3>;
  694. cd-gpios = <&gpio6 14 GPIO_ACTIVE_LOW>;
  695. wp-gpios = <&gpio1 26 GPIO_ACTIVE_HIGH>;
  696. no-1-8-v;
  697. };
  698. /* SDMMC */
  699. &usdhc4 {
  700. /* Internal eMMC, optional on some boards */
  701. pinctrl-names = "default";
  702. pinctrl-0 = <&pinctrl_usdhc4>;
  703. bus-width = <8>;
  704. no-sdio;
  705. no-sd;
  706. non-removable;
  707. vmmc-supply = <&reg_3p3v_s0>;
  708. vqmmc-supply = <&reg_1p8v_s0>;
  709. };
  710. &wdog1 {
  711. /* CPLD is feeded by watchdog (hardwired) */
  712. pinctrl-names = "default";
  713. pinctrl-0 = <&pinctrl_wdog1>;
  714. status = "okay";
  715. };