imx6qdl-gw5912.dtsi 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright 2019 Gateworks Corporation
  4. */
  5. #include <dt-bindings/gpio/gpio.h>
  6. #include <dt-bindings/input/linux-event-codes.h>
  7. #include <dt-bindings/interrupt-controller/irq.h>
  8. / {
  9. /* these are used by bootloader for disabling nodes */
  10. aliases {
  11. led0 = &led0;
  12. led1 = &led1;
  13. led2 = &led2;
  14. nand = &gpmi;
  15. usb0 = &usbh1;
  16. usb1 = &usbotg;
  17. };
  18. chosen {
  19. stdout-path = &uart2;
  20. };
  21. gpio-keys {
  22. compatible = "gpio-keys";
  23. user-pb {
  24. label = "user_pb";
  25. gpios = <&gsc_gpio 0 GPIO_ACTIVE_LOW>;
  26. linux,code = <BTN_0>;
  27. };
  28. user-pb1x {
  29. label = "user_pb1x";
  30. linux,code = <BTN_1>;
  31. interrupt-parent = <&gsc>;
  32. interrupts = <0>;
  33. };
  34. key-erased {
  35. label = "key-erased";
  36. linux,code = <BTN_2>;
  37. interrupt-parent = <&gsc>;
  38. interrupts = <1>;
  39. };
  40. eeprom-wp {
  41. label = "eeprom_wp";
  42. linux,code = <BTN_3>;
  43. interrupt-parent = <&gsc>;
  44. interrupts = <2>;
  45. };
  46. tamper {
  47. label = "tamper";
  48. linux,code = <BTN_4>;
  49. interrupt-parent = <&gsc>;
  50. interrupts = <5>;
  51. };
  52. switch-hold {
  53. label = "switch_hold";
  54. linux,code = <BTN_5>;
  55. interrupt-parent = <&gsc>;
  56. interrupts = <7>;
  57. };
  58. };
  59. leds {
  60. compatible = "gpio-leds";
  61. pinctrl-names = "default";
  62. pinctrl-0 = <&pinctrl_gpio_leds>;
  63. led0: led-user1 {
  64. label = "user1";
  65. gpios = <&gpio4 6 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDG */
  66. default-state = "on";
  67. linux,default-trigger = "heartbeat";
  68. };
  69. led1: led-user2 {
  70. label = "user2";
  71. gpios = <&gpio4 7 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDR */
  72. default-state = "off";
  73. };
  74. led2: led-user3 {
  75. label = "user3";
  76. gpios = <&gpio4 15 GPIO_ACTIVE_LOW>; /* MX6_LOCLED# */
  77. default-state = "off";
  78. };
  79. };
  80. memory@10000000 {
  81. device_type = "memory";
  82. reg = <0x10000000 0x40000000>;
  83. };
  84. pps {
  85. compatible = "pps-gpio";
  86. pinctrl-names = "default";
  87. pinctrl-0 = <&pinctrl_pps>;
  88. gpios = <&gpio1 5 GPIO_ACTIVE_HIGH>;
  89. };
  90. reg_3p3v: regulator-3p3v {
  91. compatible = "regulator-fixed";
  92. regulator-name = "3P3V";
  93. regulator-min-microvolt = <3300000>;
  94. regulator-max-microvolt = <3300000>;
  95. regulator-always-on;
  96. };
  97. reg_usb_vbus: regulator-5p0v {
  98. compatible = "regulator-fixed";
  99. regulator-name = "usb_vbus";
  100. regulator-min-microvolt = <5000000>;
  101. regulator-max-microvolt = <5000000>;
  102. regulator-always-on;
  103. };
  104. };
  105. &can1 {
  106. pinctrl-names = "default";
  107. pinctrl-0 = <&pinctrl_flexcan1>;
  108. status = "okay";
  109. };
  110. &ecspi2 {
  111. cs-gpios = <&gpio2 26 GPIO_ACTIVE_LOW>;
  112. pinctrl-names = "default";
  113. pinctrl-0 = <&pinctrl_ecspi2>;
  114. status = "okay";
  115. };
  116. &fec {
  117. pinctrl-names = "default";
  118. pinctrl-0 = <&pinctrl_enet>;
  119. phy-mode = "rgmii-id";
  120. status = "okay";
  121. };
  122. &gpmi {
  123. pinctrl-names = "default";
  124. pinctrl-0 = <&pinctrl_gpmi_nand>;
  125. status = "okay";
  126. };
  127. &i2c1 {
  128. clock-frequency = <100000>;
  129. pinctrl-names = "default";
  130. pinctrl-0 = <&pinctrl_i2c1>;
  131. status = "okay";
  132. gsc: gsc@20 {
  133. compatible = "gw,gsc";
  134. reg = <0x20>;
  135. interrupt-parent = <&gpio1>;
  136. interrupts = <4 IRQ_TYPE_LEVEL_LOW>;
  137. interrupt-controller;
  138. #interrupt-cells = <1>;
  139. #address-cells = <1>;
  140. #size-cells = <0>;
  141. adc {
  142. compatible = "gw,gsc-adc";
  143. #address-cells = <1>;
  144. #size-cells = <0>;
  145. channel@0 {
  146. gw,mode = <0>;
  147. reg = <0x00>;
  148. label = "temp";
  149. };
  150. channel@2 {
  151. gw,mode = <1>;
  152. reg = <0x02>;
  153. label = "vdd_vin";
  154. };
  155. channel@5 {
  156. gw,mode = <1>;
  157. reg = <0x05>;
  158. label = "vdd_3p3";
  159. };
  160. channel@8 {
  161. gw,mode = <1>;
  162. reg = <0x08>;
  163. label = "vdd_bat";
  164. };
  165. channel@b {
  166. gw,mode = <1>;
  167. reg = <0x0b>;
  168. label = "vdd_5p0";
  169. };
  170. channel@e {
  171. gw,mode = <1>;
  172. reg = <0xe>;
  173. label = "vdd_arm";
  174. };
  175. channel@11 {
  176. gw,mode = <1>;
  177. reg = <0x11>;
  178. label = "vdd_soc";
  179. };
  180. channel@14 {
  181. gw,mode = <1>;
  182. reg = <0x14>;
  183. label = "vdd_3p0";
  184. };
  185. channel@17 {
  186. gw,mode = <1>;
  187. reg = <0x17>;
  188. label = "vdd_1p5";
  189. };
  190. channel@1d {
  191. gw,mode = <1>;
  192. reg = <0x1d>;
  193. label = "vdd_1p8";
  194. };
  195. channel@20 {
  196. gw,mode = <1>;
  197. reg = <0x20>;
  198. label = "vdd_1p0";
  199. };
  200. channel@23 {
  201. gw,mode = <1>;
  202. reg = <0x23>;
  203. label = "vdd_2p5";
  204. };
  205. };
  206. fan-controller@a {
  207. compatible = "gw,gsc-fan";
  208. #address-cells = <1>;
  209. #size-cells = <0>;
  210. reg = <0x0a>;
  211. };
  212. };
  213. gsc_gpio: gpio@23 {
  214. compatible = "nxp,pca9555";
  215. reg = <0x23>;
  216. gpio-controller;
  217. #gpio-cells = <2>;
  218. interrupt-parent = <&gsc>;
  219. interrupts = <4>;
  220. };
  221. eeprom@50 {
  222. compatible = "atmel,24c02";
  223. reg = <0x50>;
  224. pagesize = <16>;
  225. };
  226. eeprom@51 {
  227. compatible = "atmel,24c02";
  228. reg = <0x51>;
  229. pagesize = <16>;
  230. };
  231. eeprom@52 {
  232. compatible = "atmel,24c02";
  233. reg = <0x52>;
  234. pagesize = <16>;
  235. };
  236. eeprom@53 {
  237. compatible = "atmel,24c02";
  238. reg = <0x53>;
  239. pagesize = <16>;
  240. };
  241. rtc@68 {
  242. compatible = "dallas,ds1672";
  243. reg = <0x68>;
  244. };
  245. };
  246. &i2c2 {
  247. clock-frequency = <100000>;
  248. pinctrl-names = "default";
  249. pinctrl-0 = <&pinctrl_i2c2>;
  250. status = "okay";
  251. };
  252. &i2c3 {
  253. clock-frequency = <100000>;
  254. pinctrl-names = "default";
  255. pinctrl-0 = <&pinctrl_i2c3>;
  256. status = "okay";
  257. accel@19 {
  258. pinctrl-names = "default";
  259. pinctrl-0 = <&pinctrl_accel>;
  260. compatible = "st,lis2de12";
  261. reg = <0x19>;
  262. st,drdy-int-pin = <1>;
  263. interrupt-parent = <&gpio7>;
  264. interrupts = <13 0>;
  265. interrupt-names = "INT1";
  266. };
  267. };
  268. &pcie {
  269. pinctrl-names = "default";
  270. pinctrl-0 = <&pinctrl_pcie>;
  271. reset-gpio = <&gpio1 29 GPIO_ACTIVE_LOW>;
  272. status = "okay";
  273. };
  274. &pwm1 {
  275. pinctrl-names = "default";
  276. pinctrl-0 = <&pinctrl_pwm1>; /* MX6_DIO0 */
  277. status = "disabled";
  278. };
  279. &pwm2 {
  280. pinctrl-names = "default";
  281. pinctrl-0 = <&pinctrl_pwm2>; /* MX6_DIO1 */
  282. status = "disabled";
  283. };
  284. &pwm3 {
  285. pinctrl-names = "default";
  286. pinctrl-0 = <&pinctrl_pwm3>; /* MX6_DIO2 */
  287. status = "disabled";
  288. };
  289. &pwm4 {
  290. pinctrl-names = "default";
  291. pinctrl-0 = <&pinctrl_pwm4>; /* MX6_DIO3 */
  292. status = "disabled";
  293. };
  294. &uart1 {
  295. pinctrl-names = "default";
  296. pinctrl-0 = <&pinctrl_uart1>;
  297. rts-gpios = <&gpio7 12 GPIO_ACTIVE_HIGH>;
  298. status = "okay";
  299. };
  300. &uart2 {
  301. pinctrl-names = "default";
  302. pinctrl-0 = <&pinctrl_uart2>;
  303. status = "okay";
  304. };
  305. &uart5 {
  306. pinctrl-names = "default";
  307. pinctrl-0 = <&pinctrl_uart5>;
  308. status = "okay";
  309. };
  310. &usbotg {
  311. vbus-supply = <&reg_usb_vbus>;
  312. pinctrl-names = "default";
  313. pinctrl-0 = <&pinctrl_usbotg>;
  314. disable-over-current;
  315. dr_mode = "host";
  316. status = "okay";
  317. };
  318. &usbh1 {
  319. vbus-supply = <&reg_usb_vbus>;
  320. status = "okay";
  321. };
  322. &usdhc3 {
  323. pinctrl-names = "default", "state_100mhz", "state_200mhz";
  324. pinctrl-0 = <&pinctrl_usdhc3>;
  325. pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
  326. pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
  327. cd-gpios = <&gpio7 0 GPIO_ACTIVE_LOW>;
  328. vmmc-supply = <&reg_3p3v>;
  329. no-1-8-v; /* firmware will remove if board revision supports */
  330. status = "okay";
  331. };
  332. &wdog1 {
  333. status = "disabled";
  334. };
  335. &wdog2 {
  336. pinctrl-names = "default";
  337. pinctrl-0 = <&pinctrl_wdog>;
  338. fsl,ext-reset-output;
  339. status = "okay";
  340. };
  341. &iomuxc {
  342. pinctrl_accel: accelmuxgrp {
  343. fsl,pins = <
  344. MX6QDL_PAD_GPIO_18__GPIO7_IO13 0x1b0b1
  345. >;
  346. };
  347. pinctrl_enet: enetgrp {
  348. fsl,pins = <
  349. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b030
  350. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b030
  351. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b030
  352. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b030
  353. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b030
  354. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b030
  355. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b030
  356. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b030
  357. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b030
  358. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b030
  359. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b030
  360. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b030
  361. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  362. MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  363. MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  364. >;
  365. };
  366. pinctrl_ecspi2: escpi2grp {
  367. fsl,pins = <
  368. MX6QDL_PAD_EIM_CS0__ECSPI2_SCLK 0x100b1
  369. MX6QDL_PAD_EIM_CS1__ECSPI2_MOSI 0x100b1
  370. MX6QDL_PAD_EIM_OE__ECSPI2_MISO 0x100b1
  371. MX6QDL_PAD_EIM_RW__GPIO2_IO26 0x100b1
  372. >;
  373. };
  374. pinctrl_flexcan1: flexcan1grp {
  375. fsl,pins = <
  376. MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x1b0b1
  377. MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x1b0b1
  378. MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x4001b0b0
  379. >;
  380. };
  381. pinctrl_gpio_leds: gpioledsgrp {
  382. fsl,pins = <
  383. MX6QDL_PAD_KEY_COL0__GPIO4_IO06 0x1b0b0
  384. MX6QDL_PAD_KEY_ROW0__GPIO4_IO07 0x1b0b0
  385. MX6QDL_PAD_KEY_ROW4__GPIO4_IO15 0x1b0b0
  386. >;
  387. };
  388. pinctrl_gpmi_nand: gpminandgrp {
  389. fsl,pins = <
  390. MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1
  391. MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1
  392. MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1
  393. MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000
  394. MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1
  395. MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1
  396. MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1
  397. MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1
  398. MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1
  399. MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1
  400. MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1
  401. MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1
  402. MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1
  403. MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1
  404. MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1
  405. >;
  406. };
  407. pinctrl_i2c1: i2c1grp {
  408. fsl,pins = <
  409. MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1
  410. MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1
  411. MX6QDL_PAD_GPIO_4__GPIO1_IO04 0x0001b0b0
  412. >;
  413. };
  414. pinctrl_i2c2: i2c2grp {
  415. fsl,pins = <
  416. MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1
  417. MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
  418. >;
  419. };
  420. pinctrl_i2c3: i2c3grp {
  421. fsl,pins = <
  422. MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1
  423. MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1
  424. >;
  425. };
  426. pinctrl_pcie: pciegrp {
  427. fsl,pins = <
  428. MX6QDL_PAD_ENET_TX_EN__GPIO1_IO28 0x1b0b0
  429. MX6QDL_PAD_ENET_TXD1__GPIO1_IO29 0x1b0b0
  430. >;
  431. };
  432. pinctrl_pps: ppsgrp {
  433. fsl,pins = <
  434. MX6QDL_PAD_GPIO_5__GPIO1_IO05 0x1b0b1
  435. >;
  436. };
  437. pinctrl_pwm1: pwm1grp {
  438. fsl,pins = <
  439. MX6QDL_PAD_GPIO_9__PWM1_OUT 0x1b0b1
  440. >;
  441. };
  442. pinctrl_pwm2: pwm2grp {
  443. fsl,pins = <
  444. MX6QDL_PAD_SD1_DAT2__PWM2_OUT 0x1b0b1
  445. >;
  446. };
  447. pinctrl_pwm3: pwm3grp {
  448. fsl,pins = <
  449. MX6QDL_PAD_SD4_DAT1__PWM3_OUT 0x1b0b1
  450. >;
  451. };
  452. pinctrl_pwm4: pwm4grp {
  453. fsl,pins = <
  454. MX6QDL_PAD_SD4_DAT2__PWM4_OUT 0x1b0b1
  455. >;
  456. };
  457. pinctrl_uart1: uart1grp {
  458. fsl,pins = <
  459. MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA 0x1b0b1
  460. MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA 0x1b0b1
  461. MX6QDL_PAD_GPIO_17__GPIO7_IO12 0x4001b0b1
  462. >;
  463. };
  464. pinctrl_uart2: uart2grp {
  465. fsl,pins = <
  466. MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA 0x1b0b1
  467. MX6QDL_PAD_SD4_DAT4__UART2_RX_DATA 0x1b0b1
  468. MX6QDL_PAD_SD4_DAT3__GPIO2_IO11 0x4001b0b1
  469. >;
  470. };
  471. pinctrl_uart5: uart5grp {
  472. fsl,pins = <
  473. MX6QDL_PAD_KEY_COL1__UART5_TX_DATA 0x1b0b1
  474. MX6QDL_PAD_KEY_ROW1__UART5_RX_DATA 0x1b0b1
  475. >;
  476. };
  477. pinctrl_usbotg: usbotggrp {
  478. fsl,pins = <
  479. MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x13059
  480. >;
  481. };
  482. pinctrl_usdhc3: usdhc3grp {
  483. fsl,pins = <
  484. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059
  485. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059
  486. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
  487. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
  488. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
  489. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
  490. MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x17059 /* CD */
  491. MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x17059
  492. >;
  493. };
  494. pinctrl_usdhc3_100mhz: usdhc3grp100mhz {
  495. fsl,pins = <
  496. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170b9
  497. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100b9
  498. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170b9
  499. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170b9
  500. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170b9
  501. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170b9
  502. MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x170b9 /* CD */
  503. MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x170b9
  504. >;
  505. };
  506. pinctrl_usdhc3_200mhz: usdhc3grp200mhz {
  507. fsl,pins = <
  508. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170f9
  509. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100f9
  510. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170f9
  511. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170f9
  512. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170f9
  513. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170f9
  514. MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x170f9 /* CD */
  515. MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x170f9
  516. >;
  517. };
  518. pinctrl_wdog: wdoggrp {
  519. fsl,pins = <
  520. MX6QDL_PAD_SD1_DAT3__WDOG2_B 0x1b0b0
  521. >;
  522. };
  523. };