imx6qdl-gw54xx.dtsi 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright 2013 Gateworks Corporation
  4. */
  5. #include <dt-bindings/gpio/gpio.h>
  6. #include <dt-bindings/input/linux-event-codes.h>
  7. #include <dt-bindings/interrupt-controller/irq.h>
  8. #include <dt-bindings/sound/fsl-imx-audmux.h>
  9. / {
  10. /* these are used by bootloader for disabling nodes */
  11. aliases {
  12. led0 = &led0;
  13. led1 = &led1;
  14. led2 = &led2;
  15. nand = &gpmi;
  16. ssi0 = &ssi1;
  17. usb0 = &usbh1;
  18. usb1 = &usbotg;
  19. };
  20. chosen {
  21. bootargs = "console=ttymxc1,115200";
  22. };
  23. backlight {
  24. compatible = "pwm-backlight";
  25. pwms = <&pwm4 0 5000000>;
  26. brightness-levels = <0 4 8 16 32 64 128 255>;
  27. default-brightness-level = <7>;
  28. };
  29. gpio-keys {
  30. compatible = "gpio-keys";
  31. user-pb {
  32. label = "user_pb";
  33. gpios = <&gsc_gpio 0 GPIO_ACTIVE_LOW>;
  34. linux,code = <BTN_0>;
  35. };
  36. user-pb1x {
  37. label = "user_pb1x";
  38. linux,code = <BTN_1>;
  39. interrupt-parent = <&gsc>;
  40. interrupts = <0>;
  41. };
  42. key-erased {
  43. label = "key-erased";
  44. linux,code = <BTN_2>;
  45. interrupt-parent = <&gsc>;
  46. interrupts = <1>;
  47. };
  48. eeprom-wp {
  49. label = "eeprom_wp";
  50. linux,code = <BTN_3>;
  51. interrupt-parent = <&gsc>;
  52. interrupts = <2>;
  53. };
  54. tamper {
  55. label = "tamper";
  56. linux,code = <BTN_4>;
  57. interrupt-parent = <&gsc>;
  58. interrupts = <5>;
  59. };
  60. switch-hold {
  61. label = "switch_hold";
  62. linux,code = <BTN_5>;
  63. interrupt-parent = <&gsc>;
  64. interrupts = <7>;
  65. };
  66. };
  67. leds {
  68. compatible = "gpio-leds";
  69. pinctrl-names = "default";
  70. pinctrl-0 = <&pinctrl_gpio_leds>;
  71. led0: led-user1 {
  72. label = "user1";
  73. gpios = <&gpio4 6 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDG */
  74. default-state = "on";
  75. linux,default-trigger = "heartbeat";
  76. };
  77. led1: led-user2 {
  78. label = "user2";
  79. gpios = <&gpio4 7 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDR */
  80. default-state = "off";
  81. };
  82. led2: led-user3 {
  83. label = "user3";
  84. gpios = <&gpio4 15 GPIO_ACTIVE_LOW>; /* MX6_LOCLED# */
  85. default-state = "off";
  86. };
  87. };
  88. memory@10000000 {
  89. device_type = "memory";
  90. reg = <0x10000000 0x40000000>;
  91. };
  92. pps {
  93. compatible = "pps-gpio";
  94. pinctrl-names = "default";
  95. pinctrl-0 = <&pinctrl_pps>;
  96. gpios = <&gpio1 26 GPIO_ACTIVE_HIGH>;
  97. status = "okay";
  98. };
  99. regulators {
  100. compatible = "simple-bus";
  101. #address-cells = <1>;
  102. #size-cells = <0>;
  103. reg_1p0v: regulator@0 {
  104. compatible = "regulator-fixed";
  105. reg = <0>;
  106. regulator-name = "1P0V";
  107. regulator-min-microvolt = <1000000>;
  108. regulator-max-microvolt = <1000000>;
  109. regulator-always-on;
  110. };
  111. reg_3p3v: regulator@1 {
  112. compatible = "regulator-fixed";
  113. reg = <1>;
  114. regulator-name = "3P3V";
  115. regulator-min-microvolt = <3300000>;
  116. regulator-max-microvolt = <3300000>;
  117. regulator-always-on;
  118. };
  119. reg_can1_stby: regulator-can1-stby {
  120. compatible = "regulator-fixed";
  121. pinctrl-names = "default";
  122. pinctrl-0 = <&pinctrl_reg_can1>;
  123. regulator-name = "can1_stby";
  124. gpio = <&gpio1 2 GPIO_ACTIVE_LOW>;
  125. regulator-min-microvolt = <3300000>;
  126. regulator-max-microvolt = <3300000>;
  127. };
  128. reg_usb_h1_vbus: regulator@2 {
  129. compatible = "regulator-fixed";
  130. reg = <2>;
  131. regulator-name = "usb_h1_vbus";
  132. regulator-min-microvolt = <5000000>;
  133. regulator-max-microvolt = <5000000>;
  134. regulator-always-on;
  135. };
  136. reg_usb_otg_vbus: regulator@3 {
  137. compatible = "regulator-fixed";
  138. reg = <3>;
  139. regulator-name = "usb_otg_vbus";
  140. regulator-min-microvolt = <5000000>;
  141. regulator-max-microvolt = <5000000>;
  142. gpio = <&gpio3 22 GPIO_ACTIVE_HIGH>;
  143. enable-active-high;
  144. };
  145. };
  146. sound-analog {
  147. compatible = "fsl,imx6q-ventana-sgtl5000",
  148. "fsl,imx-audio-sgtl5000";
  149. model = "sgtl5000-audio";
  150. ssi-controller = <&ssi1>;
  151. audio-codec = <&sgtl5000>;
  152. audio-routing =
  153. "MIC_IN", "Mic Jack",
  154. "Mic Jack", "Mic Bias",
  155. "Headphone Jack", "HP_OUT";
  156. mux-int-port = <1>;
  157. mux-ext-port = <4>;
  158. };
  159. };
  160. &audmux {
  161. pinctrl-names = "default";
  162. pinctrl-0 = <&pinctrl_audmux>; /* AUD4<->sgtl5000 */
  163. status = "okay";
  164. ssi2 {
  165. fsl,audmux-port = <1>;
  166. fsl,port-config = <
  167. (IMX_AUDMUX_V2_PTCR_TFSDIR |
  168. IMX_AUDMUX_V2_PTCR_TFSEL(4+8) | /* RXFS */
  169. IMX_AUDMUX_V2_PTCR_TCLKDIR |
  170. IMX_AUDMUX_V2_PTCR_TCSEL(4+8) | /* RXC */
  171. IMX_AUDMUX_V2_PTCR_SYN)
  172. IMX_AUDMUX_V2_PDCR_RXDSEL(4)
  173. >;
  174. };
  175. aud5 {
  176. fsl,audmux-port = <4>;
  177. fsl,port-config = <
  178. IMX_AUDMUX_V2_PTCR_SYN
  179. IMX_AUDMUX_V2_PDCR_RXDSEL(1)>;
  180. };
  181. };
  182. &can1 {
  183. pinctrl-names = "default";
  184. pinctrl-0 = <&pinctrl_flexcan1>;
  185. xceiver-supply = <&reg_can1_stby>;
  186. status = "okay";
  187. };
  188. &clks {
  189. assigned-clocks = <&clks IMX6QDL_CLK_LDB_DI0_SEL>,
  190. <&clks IMX6QDL_CLK_LDB_DI1_SEL>;
  191. assigned-clock-parents = <&clks IMX6QDL_CLK_PLL3_USB_OTG>,
  192. <&clks IMX6QDL_CLK_PLL3_USB_OTG>;
  193. };
  194. &ecspi2 {
  195. cs-gpios = <&gpio2 26 GPIO_ACTIVE_LOW>;
  196. pinctrl-names = "default";
  197. pinctrl-0 = <&pinctrl_ecspi2>;
  198. status = "okay";
  199. };
  200. &fec {
  201. pinctrl-names = "default";
  202. pinctrl-0 = <&pinctrl_enet>;
  203. phy-mode = "rgmii-id";
  204. phy-reset-gpios = <&gpio1 30 GPIO_ACTIVE_LOW>;
  205. status = "okay";
  206. };
  207. &gpmi {
  208. pinctrl-names = "default";
  209. pinctrl-0 = <&pinctrl_gpmi_nand>;
  210. status = "okay";
  211. };
  212. &hdmi {
  213. ddc-i2c-bus = <&i2c3>;
  214. status = "okay";
  215. };
  216. &i2c1 {
  217. clock-frequency = <100000>;
  218. pinctrl-names = "default";
  219. pinctrl-0 = <&pinctrl_i2c1>;
  220. status = "okay";
  221. gsc: gsc@20 {
  222. compatible = "gw,gsc";
  223. reg = <0x20>;
  224. interrupt-parent = <&gpio1>;
  225. interrupts = <4 IRQ_TYPE_LEVEL_LOW>;
  226. interrupt-controller;
  227. #interrupt-cells = <1>;
  228. #address-cells = <1>;
  229. #size-cells = <0>;
  230. adc {
  231. compatible = "gw,gsc-adc";
  232. #address-cells = <1>;
  233. #size-cells = <0>;
  234. channel@0 {
  235. gw,mode = <0>;
  236. reg = <0x00>;
  237. label = "temp";
  238. };
  239. channel@2 {
  240. gw,mode = <1>;
  241. reg = <0x02>;
  242. label = "vdd_vin";
  243. };
  244. channel@5 {
  245. gw,mode = <1>;
  246. reg = <0x05>;
  247. label = "vdd_3p3";
  248. };
  249. channel@8 {
  250. gw,mode = <1>;
  251. reg = <0x08>;
  252. label = "vdd_bat";
  253. };
  254. channel@b {
  255. gw,mode = <1>;
  256. reg = <0x0b>;
  257. label = "vdd_5p0";
  258. };
  259. channel@e {
  260. gw,mode = <1>;
  261. reg = <0xe>;
  262. label = "vdd_arm";
  263. };
  264. channel@11 {
  265. gw,mode = <1>;
  266. reg = <0x11>;
  267. label = "vdd_soc";
  268. };
  269. channel@14 {
  270. gw,mode = <1>;
  271. reg = <0x14>;
  272. label = "vdd_3p0";
  273. };
  274. channel@17 {
  275. gw,mode = <1>;
  276. reg = <0x17>;
  277. label = "vdd_1p5";
  278. };
  279. channel@1d {
  280. gw,mode = <1>;
  281. reg = <0x1d>;
  282. label = "vdd_1p8";
  283. };
  284. channel@20 {
  285. gw,mode = <1>;
  286. reg = <0x20>;
  287. label = "vdd_1p0";
  288. };
  289. channel@23 {
  290. gw,mode = <1>;
  291. reg = <0x23>;
  292. label = "vdd_2p5";
  293. };
  294. channel@26 {
  295. gw,mode = <1>;
  296. reg = <0x26>;
  297. label = "vdd_gps";
  298. };
  299. };
  300. fan-controller@2c {
  301. compatible = "gw,gsc-fan";
  302. #address-cells = <1>;
  303. #size-cells = <0>;
  304. reg = <0x2c>;
  305. };
  306. };
  307. gsc_gpio: gpio@23 {
  308. compatible = "nxp,pca9555";
  309. reg = <0x23>;
  310. gpio-controller;
  311. #gpio-cells = <2>;
  312. interrupt-parent = <&gsc>;
  313. interrupts = <4>;
  314. };
  315. eeprom1: eeprom@50 {
  316. compatible = "atmel,24c02";
  317. reg = <0x50>;
  318. pagesize = <16>;
  319. };
  320. eeprom2: eeprom@51 {
  321. compatible = "atmel,24c02";
  322. reg = <0x51>;
  323. pagesize = <16>;
  324. };
  325. eeprom3: eeprom@52 {
  326. compatible = "atmel,24c02";
  327. reg = <0x52>;
  328. pagesize = <16>;
  329. };
  330. eeprom4: eeprom@53 {
  331. compatible = "atmel,24c02";
  332. reg = <0x53>;
  333. pagesize = <16>;
  334. };
  335. rtc: ds1672@68 {
  336. compatible = "dallas,ds1672";
  337. reg = <0x68>;
  338. };
  339. };
  340. &i2c2 {
  341. clock-frequency = <100000>;
  342. pinctrl-names = "default";
  343. pinctrl-0 = <&pinctrl_i2c2>;
  344. status = "okay";
  345. pmic: pfuze100@8 {
  346. compatible = "fsl,pfuze100";
  347. reg = <0x08>;
  348. regulators {
  349. sw1a_reg: sw1ab {
  350. regulator-min-microvolt = <300000>;
  351. regulator-max-microvolt = <1875000>;
  352. regulator-boot-on;
  353. regulator-always-on;
  354. regulator-ramp-delay = <6250>;
  355. };
  356. sw1c_reg: sw1c {
  357. regulator-min-microvolt = <300000>;
  358. regulator-max-microvolt = <1875000>;
  359. regulator-boot-on;
  360. regulator-always-on;
  361. regulator-ramp-delay = <6250>;
  362. };
  363. sw2_reg: sw2 {
  364. regulator-min-microvolt = <800000>;
  365. regulator-max-microvolt = <3950000>;
  366. regulator-boot-on;
  367. regulator-always-on;
  368. };
  369. sw3a_reg: sw3a {
  370. regulator-min-microvolt = <400000>;
  371. regulator-max-microvolt = <1975000>;
  372. regulator-boot-on;
  373. regulator-always-on;
  374. };
  375. sw3b_reg: sw3b {
  376. regulator-min-microvolt = <400000>;
  377. regulator-max-microvolt = <1975000>;
  378. regulator-boot-on;
  379. regulator-always-on;
  380. };
  381. sw4_reg: sw4 {
  382. regulator-min-microvolt = <800000>;
  383. regulator-max-microvolt = <3300000>;
  384. };
  385. swbst_reg: swbst {
  386. regulator-min-microvolt = <5000000>;
  387. regulator-max-microvolt = <5150000>;
  388. regulator-boot-on;
  389. regulator-always-on;
  390. };
  391. snvs_reg: vsnvs {
  392. regulator-min-microvolt = <1000000>;
  393. regulator-max-microvolt = <3000000>;
  394. regulator-boot-on;
  395. regulator-always-on;
  396. };
  397. vref_reg: vrefddr {
  398. regulator-boot-on;
  399. regulator-always-on;
  400. };
  401. vgen1_reg: vgen1 {
  402. regulator-min-microvolt = <800000>;
  403. regulator-max-microvolt = <1550000>;
  404. };
  405. vgen2_reg: vgen2 {
  406. regulator-min-microvolt = <800000>;
  407. regulator-max-microvolt = <1550000>;
  408. };
  409. vgen3_reg: vgen3 {
  410. regulator-min-microvolt = <1800000>;
  411. regulator-max-microvolt = <3300000>;
  412. };
  413. vgen4_reg: vgen4 {
  414. regulator-min-microvolt = <1800000>;
  415. regulator-max-microvolt = <3300000>;
  416. regulator-always-on;
  417. };
  418. vgen5_reg: vgen5 {
  419. regulator-min-microvolt = <1800000>;
  420. regulator-max-microvolt = <3300000>;
  421. regulator-always-on;
  422. };
  423. vgen6_reg: vgen6 {
  424. regulator-min-microvolt = <1800000>;
  425. regulator-max-microvolt = <3300000>;
  426. regulator-always-on;
  427. };
  428. };
  429. };
  430. };
  431. &i2c3 {
  432. clock-frequency = <100000>;
  433. pinctrl-names = "default";
  434. pinctrl-0 = <&pinctrl_i2c3>;
  435. status = "okay";
  436. sgtl5000: audio-codec@a {
  437. compatible = "fsl,sgtl5000";
  438. reg = <0x0a>;
  439. clocks = <&clks IMX6QDL_CLK_CKO>;
  440. VDDA-supply = <&sw4_reg>;
  441. VDDIO-supply = <&reg_3p3v>;
  442. };
  443. touchscreen: egalax_ts@4 {
  444. compatible = "eeti,egalax_ts";
  445. reg = <0x04>;
  446. interrupt-parent = <&gpio7>;
  447. interrupts = <12 2>;
  448. wakeup-gpios = <&gpio7 12 GPIO_ACTIVE_LOW>;
  449. };
  450. accel@1e {
  451. compatible = "nxp,fxos8700";
  452. reg = <0x1e>;
  453. };
  454. };
  455. &ldb {
  456. status = "okay";
  457. lvds-channel@0 {
  458. fsl,data-mapping = "spwg";
  459. fsl,data-width = <18>;
  460. status = "okay";
  461. display-timings {
  462. native-mode = <&timing0>;
  463. timing0: hsd100pxn1 {
  464. clock-frequency = <65000000>;
  465. hactive = <1024>;
  466. vactive = <768>;
  467. hback-porch = <220>;
  468. hfront-porch = <40>;
  469. vback-porch = <21>;
  470. vfront-porch = <7>;
  471. hsync-len = <60>;
  472. vsync-len = <10>;
  473. };
  474. };
  475. };
  476. };
  477. &pcie {
  478. pinctrl-names = "default";
  479. pinctrl-0 = <&pinctrl_pcie>;
  480. reset-gpio = <&gpio1 29 GPIO_ACTIVE_LOW>;
  481. status = "okay";
  482. };
  483. &pwm1 {
  484. pinctrl-names = "default";
  485. pinctrl-0 = <&pinctrl_pwm1>; /* MX6_DIO0 */
  486. status = "disabled";
  487. };
  488. &pwm2 {
  489. pinctrl-names = "default";
  490. pinctrl-0 = <&pinctrl_pwm2>; /* MX6_DIO1 */
  491. status = "disabled";
  492. };
  493. &pwm3 {
  494. pinctrl-names = "default";
  495. pinctrl-0 = <&pinctrl_pwm3>; /* MX6_DIO2 */
  496. status = "disabled";
  497. };
  498. &pwm4 {
  499. #pwm-cells = <2>;
  500. pinctrl-names = "default", "state_dio";
  501. pinctrl-0 = <&pinctrl_pwm4_backlight>;
  502. pinctrl-1 = <&pinctrl_pwm4_dio>;
  503. status = "okay";
  504. };
  505. &ssi1 {
  506. status = "okay";
  507. };
  508. &ssi2 {
  509. status = "okay";
  510. };
  511. &uart1 {
  512. pinctrl-names = "default";
  513. pinctrl-0 = <&pinctrl_uart1>;
  514. rts-gpios = <&gpio7 1 GPIO_ACTIVE_HIGH>;
  515. status = "okay";
  516. };
  517. &uart2 {
  518. pinctrl-names = "default";
  519. pinctrl-0 = <&pinctrl_uart2>;
  520. status = "okay";
  521. };
  522. &uart5 {
  523. pinctrl-names = "default";
  524. pinctrl-0 = <&pinctrl_uart5>;
  525. status = "okay";
  526. };
  527. &usbotg {
  528. vbus-supply = <&reg_usb_otg_vbus>;
  529. pinctrl-names = "default";
  530. pinctrl-0 = <&pinctrl_usbotg>;
  531. disable-over-current;
  532. status = "okay";
  533. };
  534. &usbh1 {
  535. vbus-supply = <&reg_usb_h1_vbus>;
  536. status = "okay";
  537. };
  538. &usdhc3 {
  539. pinctrl-names = "default", "state_100mhz", "state_200mhz";
  540. pinctrl-0 = <&pinctrl_usdhc3>;
  541. pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
  542. pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
  543. cd-gpios = <&gpio7 0 GPIO_ACTIVE_LOW>;
  544. vmmc-supply = <&reg_3p3v>;
  545. no-1-8-v; /* firmware will remove if board revision supports */
  546. status = "okay";
  547. };
  548. &wdog1 {
  549. status = "disabled";
  550. };
  551. &wdog2 {
  552. pinctrl-names = "default";
  553. pinctrl-0 = <&pinctrl_wdog>;
  554. fsl,ext-reset-output;
  555. status = "okay";
  556. };
  557. &iomuxc {
  558. pinctrl_audmux: audmuxgrp {
  559. fsl,pins = <
  560. MX6QDL_PAD_SD2_DAT0__AUD4_RXD 0x130b0
  561. MX6QDL_PAD_SD2_DAT3__AUD4_TXC 0x130b0
  562. MX6QDL_PAD_SD2_DAT2__AUD4_TXD 0x110b0
  563. MX6QDL_PAD_SD2_DAT1__AUD4_TXFS 0x130b0
  564. MX6QDL_PAD_GPIO_0__CCM_CLKO1 0x130b0 /* AUD4_MCK */
  565. MX6QDL_PAD_EIM_D25__AUD5_RXC 0x130b0
  566. MX6QDL_PAD_DISP0_DAT19__AUD5_RXD 0x130b0
  567. MX6QDL_PAD_EIM_D24__AUD5_RXFS 0x130b0
  568. >;
  569. };
  570. pinctrl_enet: enetgrp {
  571. fsl,pins = <
  572. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b030
  573. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b030
  574. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b030
  575. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b030
  576. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b030
  577. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b030
  578. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b030
  579. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b030
  580. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b030
  581. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b030
  582. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b030
  583. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b030
  584. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  585. MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  586. MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  587. MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8
  588. >;
  589. };
  590. pinctrl_ecspi2: escpi2grp {
  591. fsl,pins = <
  592. MX6QDL_PAD_EIM_CS0__ECSPI2_SCLK 0x100b1
  593. MX6QDL_PAD_EIM_CS1__ECSPI2_MOSI 0x100b1
  594. MX6QDL_PAD_EIM_OE__ECSPI2_MISO 0x100b1
  595. MX6QDL_PAD_EIM_RW__GPIO2_IO26 0x100b1
  596. >;
  597. };
  598. pinctrl_flexcan1: flexcan1grp {
  599. fsl,pins = <
  600. MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x1b0b1
  601. MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x1b0b1
  602. >;
  603. };
  604. pinctrl_gpio_leds: gpioledsgrp {
  605. fsl,pins = <
  606. MX6QDL_PAD_KEY_COL0__GPIO4_IO06 0x1b0b0
  607. MX6QDL_PAD_KEY_ROW0__GPIO4_IO07 0x1b0b0
  608. MX6QDL_PAD_KEY_ROW4__GPIO4_IO15 0x1b0b0
  609. >;
  610. };
  611. pinctrl_gpmi_nand: gpminandgrp {
  612. fsl,pins = <
  613. MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1
  614. MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1
  615. MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1
  616. MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000
  617. MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1
  618. MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1
  619. MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1
  620. MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1
  621. MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1
  622. MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1
  623. MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1
  624. MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1
  625. MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1
  626. MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1
  627. MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1
  628. >;
  629. };
  630. pinctrl_i2c1: i2c1grp {
  631. fsl,pins = <
  632. MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1
  633. MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1
  634. MX6QDL_PAD_GPIO_4__GPIO1_IO04 0xb0b1
  635. >;
  636. };
  637. pinctrl_i2c2: i2c2grp {
  638. fsl,pins = <
  639. MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1
  640. MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
  641. >;
  642. };
  643. pinctrl_i2c3: i2c3grp {
  644. fsl,pins = <
  645. MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1
  646. MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1
  647. >;
  648. };
  649. pinctrl_pcie: pciegrp {
  650. fsl,pins = <
  651. MX6QDL_PAD_ENET_TX_EN__GPIO1_IO28 0x1b0b0 /* PCIE IRQ */
  652. MX6QDL_PAD_ENET_TXD1__GPIO1_IO29 0x1b0b0 /* PCIE RST */
  653. >;
  654. };
  655. pinctrl_pps: ppsgrp {
  656. fsl,pins = <
  657. MX6QDL_PAD_ENET_RXD1__GPIO1_IO26 0x1b0b1
  658. >;
  659. };
  660. pinctrl_pwm1: pwm1grp {
  661. fsl,pins = <
  662. MX6QDL_PAD_GPIO_9__PWM1_OUT 0x1b0b1
  663. >;
  664. };
  665. pinctrl_pwm2: pwm2grp {
  666. fsl,pins = <
  667. MX6QDL_PAD_SD1_DAT2__PWM2_OUT 0x1b0b1
  668. >;
  669. };
  670. pinctrl_pwm3: pwm3grp {
  671. fsl,pins = <
  672. MX6QDL_PAD_SD4_DAT1__PWM3_OUT 0x1b0b1
  673. >;
  674. };
  675. pinctrl_pwm4_backlight: pwm4grpbacklight {
  676. fsl,pins = <
  677. /* LVDS_PWM J6.5 */
  678. MX6QDL_PAD_SD1_CMD__PWM4_OUT 0x1b0b1
  679. >;
  680. };
  681. pinctrl_pwm4_dio: pwm4grpdio {
  682. fsl,pins = <
  683. /* DIO3 J16.4 */
  684. MX6QDL_PAD_SD4_DAT2__PWM4_OUT 0x1b0b1
  685. >;
  686. };
  687. pinctrl_reg_can1: regcan1grp {
  688. fsl,pins = <
  689. MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x4001b0b0 /* CAN_STBY */
  690. >;
  691. };
  692. pinctrl_uart1: uart1grp {
  693. fsl,pins = <
  694. MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA 0x1b0b1
  695. MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA 0x1b0b1
  696. MX6QDL_PAD_SD3_DAT4__GPIO7_IO01 0x4001b0b1 /* TEN */
  697. >;
  698. };
  699. pinctrl_uart2: uart2grp {
  700. fsl,pins = <
  701. MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA 0x1b0b1
  702. MX6QDL_PAD_SD4_DAT4__UART2_RX_DATA 0x1b0b1
  703. >;
  704. };
  705. pinctrl_uart5: uart5grp {
  706. fsl,pins = <
  707. MX6QDL_PAD_KEY_COL1__UART5_TX_DATA 0x1b0b1
  708. MX6QDL_PAD_KEY_ROW1__UART5_RX_DATA 0x1b0b1
  709. >;
  710. };
  711. pinctrl_usbotg: usbotggrp {
  712. fsl,pins = <
  713. MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059
  714. MX6QDL_PAD_EIM_D22__GPIO3_IO22 0x1b0b0 /* PWR_EN */
  715. MX6QDL_PAD_KEY_COL4__USB_OTG_OC 0x17059
  716. >;
  717. };
  718. pinctrl_usdhc3: usdhc3grp {
  719. fsl,pins = <
  720. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059
  721. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059
  722. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
  723. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
  724. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
  725. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
  726. MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x17059 /* CD */
  727. MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x17059
  728. >;
  729. };
  730. pinctrl_usdhc3_100mhz: usdhc3grp100mhz {
  731. fsl,pins = <
  732. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170b9
  733. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100b9
  734. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170b9
  735. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170b9
  736. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170b9
  737. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170b9
  738. MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x170b9 /* CD */
  739. MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x170b9
  740. >;
  741. };
  742. pinctrl_usdhc3_200mhz: usdhc3grp200mhz {
  743. fsl,pins = <
  744. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170f9
  745. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100f9
  746. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170f9
  747. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170f9
  748. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170f9
  749. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170f9
  750. MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x170f9 /* CD */
  751. MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x170f9
  752. >;
  753. };
  754. pinctrl_wdog: wdoggrp {
  755. fsl,pins = <
  756. MX6QDL_PAD_SD1_DAT3__WDOG2_B 0x1b0b0
  757. >;
  758. };
  759. };