imx6qdl-gw53xx.dtsi 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright 2013 Gateworks Corporation
  4. */
  5. #include <dt-bindings/gpio/gpio.h>
  6. #include <dt-bindings/input/linux-event-codes.h>
  7. #include <dt-bindings/interrupt-controller/irq.h>
  8. / {
  9. /* these are used by bootloader for disabling nodes */
  10. aliases {
  11. led0 = &led0;
  12. led1 = &led1;
  13. led2 = &led2;
  14. nand = &gpmi;
  15. ssi0 = &ssi1;
  16. usb0 = &usbh1;
  17. usb1 = &usbotg;
  18. };
  19. chosen {
  20. bootargs = "console=ttymxc1,115200";
  21. };
  22. backlight {
  23. compatible = "pwm-backlight";
  24. pwms = <&pwm4 0 5000000>;
  25. brightness-levels = <0 4 8 16 32 64 128 255>;
  26. default-brightness-level = <7>;
  27. };
  28. gpio-keys {
  29. compatible = "gpio-keys";
  30. user-pb {
  31. label = "user_pb";
  32. gpios = <&gsc_gpio 0 GPIO_ACTIVE_LOW>;
  33. linux,code = <BTN_0>;
  34. };
  35. user-pb1x {
  36. label = "user_pb1x";
  37. linux,code = <BTN_1>;
  38. interrupt-parent = <&gsc>;
  39. interrupts = <0>;
  40. };
  41. key-erased {
  42. label = "key-erased";
  43. linux,code = <BTN_2>;
  44. interrupt-parent = <&gsc>;
  45. interrupts = <1>;
  46. };
  47. eeprom-wp {
  48. label = "eeprom_wp";
  49. linux,code = <BTN_3>;
  50. interrupt-parent = <&gsc>;
  51. interrupts = <2>;
  52. };
  53. tamper {
  54. label = "tamper";
  55. linux,code = <BTN_4>;
  56. interrupt-parent = <&gsc>;
  57. interrupts = <5>;
  58. };
  59. switch-hold {
  60. label = "switch_hold";
  61. linux,code = <BTN_5>;
  62. interrupt-parent = <&gsc>;
  63. interrupts = <7>;
  64. };
  65. };
  66. leds {
  67. compatible = "gpio-leds";
  68. pinctrl-names = "default";
  69. pinctrl-0 = <&pinctrl_gpio_leds>;
  70. led0: led-user1 {
  71. label = "user1";
  72. gpios = <&gpio4 6 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDG */
  73. default-state = "on";
  74. linux,default-trigger = "heartbeat";
  75. };
  76. led1: led-user2 {
  77. label = "user2";
  78. gpios = <&gpio4 7 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDR */
  79. default-state = "off";
  80. };
  81. led2: led-user3 {
  82. label = "user3";
  83. gpios = <&gpio4 15 GPIO_ACTIVE_LOW>; /* MX6_LOCLED# */
  84. default-state = "off";
  85. };
  86. };
  87. memory@10000000 {
  88. device_type = "memory";
  89. reg = <0x10000000 0x40000000>;
  90. };
  91. pps {
  92. compatible = "pps-gpio";
  93. pinctrl-names = "default";
  94. pinctrl-0 = <&pinctrl_pps>;
  95. gpios = <&gpio1 26 GPIO_ACTIVE_HIGH>;
  96. status = "okay";
  97. };
  98. reg_1p0v: regulator-1p0v {
  99. compatible = "regulator-fixed";
  100. regulator-name = "1P0V";
  101. regulator-min-microvolt = <1000000>;
  102. regulator-max-microvolt = <1000000>;
  103. regulator-always-on;
  104. };
  105. reg_3p3v: regulator-3p3v {
  106. compatible = "regulator-fixed";
  107. regulator-name = "3P3V";
  108. regulator-min-microvolt = <3300000>;
  109. regulator-max-microvolt = <3300000>;
  110. regulator-always-on;
  111. };
  112. reg_can1_stby: regulator-can1-stby {
  113. compatible = "regulator-fixed";
  114. pinctrl-names = "default";
  115. pinctrl-0 = <&pinctrl_reg_can1>;
  116. regulator-name = "can1_stby";
  117. gpio = <&gpio1 2 GPIO_ACTIVE_LOW>;
  118. regulator-min-microvolt = <3300000>;
  119. regulator-max-microvolt = <3300000>;
  120. };
  121. reg_usb_h1_vbus: regulator-usb-h1-vbus {
  122. compatible = "regulator-fixed";
  123. regulator-name = "usb_h1_vbus";
  124. regulator-min-microvolt = <5000000>;
  125. regulator-max-microvolt = <5000000>;
  126. regulator-always-on;
  127. };
  128. reg_usb_otg_vbus: regulator-usb-otg-vbus {
  129. compatible = "regulator-fixed";
  130. regulator-name = "usb_otg_vbus";
  131. regulator-min-microvolt = <5000000>;
  132. regulator-max-microvolt = <5000000>;
  133. gpio = <&gpio3 22 GPIO_ACTIVE_HIGH>;
  134. enable-active-high;
  135. };
  136. sound {
  137. compatible = "fsl,imx6q-ventana-sgtl5000",
  138. "fsl,imx-audio-sgtl5000";
  139. model = "sgtl5000-audio";
  140. ssi-controller = <&ssi1>;
  141. audio-codec = <&codec>;
  142. audio-routing =
  143. "MIC_IN", "Mic Jack",
  144. "Mic Jack", "Mic Bias",
  145. "Headphone Jack", "HP_OUT";
  146. mux-int-port = <1>;
  147. mux-ext-port = <4>;
  148. };
  149. };
  150. &audmux {
  151. pinctrl-names = "default";
  152. pinctrl-0 = <&pinctrl_audmux>;
  153. status = "okay";
  154. };
  155. &can1 {
  156. pinctrl-names = "default";
  157. pinctrl-0 = <&pinctrl_flexcan1>;
  158. xceiver-supply = <&reg_can1_stby>;
  159. status = "okay";
  160. };
  161. &clks {
  162. assigned-clocks = <&clks IMX6QDL_CLK_LDB_DI0_SEL>,
  163. <&clks IMX6QDL_CLK_LDB_DI1_SEL>;
  164. assigned-clock-parents = <&clks IMX6QDL_CLK_PLL3_USB_OTG>,
  165. <&clks IMX6QDL_CLK_PLL3_USB_OTG>;
  166. };
  167. &fec {
  168. pinctrl-names = "default";
  169. pinctrl-0 = <&pinctrl_enet>;
  170. phy-mode = "rgmii-id";
  171. phy-reset-gpios = <&gpio1 30 GPIO_ACTIVE_LOW>;
  172. status = "okay";
  173. };
  174. &gpmi {
  175. pinctrl-names = "default";
  176. pinctrl-0 = <&pinctrl_gpmi_nand>;
  177. status = "okay";
  178. };
  179. &hdmi {
  180. ddc-i2c-bus = <&i2c3>;
  181. status = "okay";
  182. };
  183. &i2c1 {
  184. clock-frequency = <100000>;
  185. pinctrl-names = "default";
  186. pinctrl-0 = <&pinctrl_i2c1>;
  187. status = "okay";
  188. gsc: gsc@20 {
  189. compatible = "gw,gsc";
  190. reg = <0x20>;
  191. interrupt-parent = <&gpio1>;
  192. interrupts = <4 IRQ_TYPE_LEVEL_LOW>;
  193. interrupt-controller;
  194. #interrupt-cells = <1>;
  195. #size-cells = <0>;
  196. adc {
  197. compatible = "gw,gsc-adc";
  198. #address-cells = <1>;
  199. #size-cells = <0>;
  200. channel@0 {
  201. gw,mode = <0>;
  202. reg = <0x00>;
  203. label = "temp";
  204. };
  205. channel@2 {
  206. gw,mode = <1>;
  207. reg = <0x02>;
  208. label = "vdd_vin";
  209. };
  210. channel@5 {
  211. gw,mode = <1>;
  212. reg = <0x05>;
  213. label = "vdd_3p3";
  214. };
  215. channel@8 {
  216. gw,mode = <1>;
  217. reg = <0x08>;
  218. label = "vdd_bat";
  219. };
  220. channel@b {
  221. gw,mode = <1>;
  222. reg = <0x0b>;
  223. label = "vdd_5p0";
  224. };
  225. channel@e {
  226. gw,mode = <1>;
  227. reg = <0xe>;
  228. label = "vdd_arm";
  229. };
  230. channel@11 {
  231. gw,mode = <1>;
  232. reg = <0x11>;
  233. label = "vdd_soc";
  234. };
  235. channel@14 {
  236. gw,mode = <1>;
  237. reg = <0x14>;
  238. label = "vdd_3p0";
  239. };
  240. channel@17 {
  241. gw,mode = <1>;
  242. reg = <0x17>;
  243. label = "vdd_1p5";
  244. };
  245. channel@1d {
  246. gw,mode = <1>;
  247. reg = <0x1d>;
  248. label = "vdd_1p8";
  249. };
  250. channel@20 {
  251. gw,mode = <1>;
  252. reg = <0x20>;
  253. label = "vdd_1p0";
  254. };
  255. channel@23 {
  256. gw,mode = <1>;
  257. reg = <0x23>;
  258. label = "vdd_2p5";
  259. };
  260. channel@26 {
  261. gw,mode = <1>;
  262. reg = <0x26>;
  263. label = "vdd_gps";
  264. };
  265. channel@29 {
  266. gw,mode = <1>;
  267. reg = <0x29>;
  268. label = "vdd_an1";
  269. };
  270. };
  271. };
  272. gsc_gpio: gpio@23 {
  273. compatible = "nxp,pca9555";
  274. reg = <0x23>;
  275. gpio-controller;
  276. #gpio-cells = <2>;
  277. interrupt-parent = <&gsc>;
  278. interrupts = <4>;
  279. };
  280. eeprom1: eeprom@50 {
  281. compatible = "atmel,24c02";
  282. reg = <0x50>;
  283. pagesize = <16>;
  284. };
  285. eeprom2: eeprom@51 {
  286. compatible = "atmel,24c02";
  287. reg = <0x51>;
  288. pagesize = <16>;
  289. };
  290. eeprom3: eeprom@52 {
  291. compatible = "atmel,24c02";
  292. reg = <0x52>;
  293. pagesize = <16>;
  294. };
  295. eeprom4: eeprom@53 {
  296. compatible = "atmel,24c02";
  297. reg = <0x53>;
  298. pagesize = <16>;
  299. };
  300. rtc: ds1672@68 {
  301. compatible = "dallas,ds1672";
  302. reg = <0x68>;
  303. };
  304. };
  305. &i2c2 {
  306. clock-frequency = <100000>;
  307. pinctrl-names = "default";
  308. pinctrl-0 = <&pinctrl_i2c2>;
  309. status = "okay";
  310. ltc3676: pmic@3c {
  311. compatible = "lltc,ltc3676";
  312. reg = <0x3c>;
  313. interrupt-parent = <&gpio1>;
  314. interrupts = <8 IRQ_TYPE_EDGE_FALLING>;
  315. regulators {
  316. /* VDD_SOC (1+R1/R2 = 1.635) */
  317. reg_vdd_soc: sw1 {
  318. regulator-name = "vddsoc";
  319. regulator-min-microvolt = <674400>;
  320. regulator-max-microvolt = <1308000>;
  321. lltc,fb-voltage-divider = <127000 200000>;
  322. regulator-ramp-delay = <7000>;
  323. regulator-boot-on;
  324. regulator-always-on;
  325. };
  326. /* VDD_1P8 (1+R1/R2 = 2.505): GPS/VideoIn/ENET-PHY */
  327. reg_1p8v: sw2 {
  328. regulator-name = "vdd1p8";
  329. regulator-min-microvolt = <1033310>;
  330. regulator-max-microvolt = <2004000>;
  331. lltc,fb-voltage-divider = <301000 200000>;
  332. regulator-ramp-delay = <7000>;
  333. regulator-boot-on;
  334. regulator-always-on;
  335. };
  336. /* VDD_ARM (1+R1/R2 = 1.635) */
  337. reg_vdd_arm: sw3 {
  338. regulator-name = "vddarm";
  339. regulator-min-microvolt = <674400>;
  340. regulator-max-microvolt = <1308000>;
  341. lltc,fb-voltage-divider = <127000 200000>;
  342. regulator-ramp-delay = <7000>;
  343. regulator-boot-on;
  344. regulator-always-on;
  345. };
  346. /* VDD_DDR (1+R1/R2 = 2.105) */
  347. reg_vdd_ddr: sw4 {
  348. regulator-name = "vddddr";
  349. regulator-min-microvolt = <868310>;
  350. regulator-max-microvolt = <1684000>;
  351. lltc,fb-voltage-divider = <221000 200000>;
  352. regulator-ramp-delay = <7000>;
  353. regulator-boot-on;
  354. regulator-always-on;
  355. };
  356. /* VDD_2P5 (1+R1/R2 = 3.435): PCIe/ENET-PHY */
  357. reg_2p5v: ldo2 {
  358. regulator-name = "vdd2p5";
  359. regulator-min-microvolt = <2490375>;
  360. regulator-max-microvolt = <2490375>;
  361. lltc,fb-voltage-divider = <487000 200000>;
  362. regulator-boot-on;
  363. regulator-always-on;
  364. };
  365. /* VDD_AUD_1P8: Audio codec */
  366. reg_aud_1p8v: ldo3 {
  367. regulator-name = "vdd1p8a";
  368. regulator-min-microvolt = <1800000>;
  369. regulator-max-microvolt = <1800000>;
  370. regulator-boot-on;
  371. };
  372. /* VDD_HIGH (1+R1/R2 = 4.17) */
  373. reg_3p0v: ldo4 {
  374. regulator-name = "vdd3p0";
  375. regulator-min-microvolt = <3023250>;
  376. regulator-max-microvolt = <3023250>;
  377. lltc,fb-voltage-divider = <634000 200000>;
  378. regulator-boot-on;
  379. regulator-always-on;
  380. };
  381. };
  382. };
  383. };
  384. &i2c3 {
  385. clock-frequency = <100000>;
  386. pinctrl-names = "default";
  387. pinctrl-0 = <&pinctrl_i2c3>;
  388. status = "okay";
  389. codec: sgtl5000@a {
  390. compatible = "fsl,sgtl5000";
  391. reg = <0x0a>;
  392. clocks = <&clks IMX6QDL_CLK_CKO>;
  393. VDDA-supply = <&reg_1p8v>;
  394. VDDIO-supply = <&reg_3p3v>;
  395. };
  396. touchscreen: egalax_ts@4 {
  397. compatible = "eeti,egalax_ts";
  398. reg = <0x04>;
  399. interrupt-parent = <&gpio1>;
  400. interrupts = <11 2>;
  401. wakeup-gpios = <&gpio1 11 GPIO_ACTIVE_LOW>;
  402. };
  403. accel@1e {
  404. compatible = "nxp,fxos8700";
  405. reg = <0x1e>;
  406. };
  407. };
  408. &ldb {
  409. status = "okay";
  410. lvds-channel@0 {
  411. fsl,data-mapping = "spwg";
  412. fsl,data-width = <18>;
  413. status = "okay";
  414. display-timings {
  415. native-mode = <&timing0>;
  416. timing0: hsd100pxn1 {
  417. clock-frequency = <65000000>;
  418. hactive = <1024>;
  419. vactive = <768>;
  420. hback-porch = <220>;
  421. hfront-porch = <40>;
  422. vback-porch = <21>;
  423. vfront-porch = <7>;
  424. hsync-len = <60>;
  425. vsync-len = <10>;
  426. };
  427. };
  428. };
  429. };
  430. &pcie {
  431. pinctrl-names = "default";
  432. pinctrl-0 = <&pinctrl_pcie>;
  433. reset-gpio = <&gpio1 29 GPIO_ACTIVE_LOW>;
  434. status = "okay";
  435. };
  436. &pwm2 {
  437. pinctrl-names = "default";
  438. pinctrl-0 = <&pinctrl_pwm2>; /* MX6_DIO1 */
  439. status = "disabled";
  440. };
  441. &pwm3 {
  442. pinctrl-names = "default";
  443. pinctrl-0 = <&pinctrl_pwm3>; /* MX6_DIO2 */
  444. status = "disabled";
  445. };
  446. &pwm4 {
  447. #pwm-cells = <2>;
  448. pinctrl-names = "default";
  449. pinctrl-0 = <&pinctrl_pwm4>;
  450. status = "okay";
  451. };
  452. &ssi1 {
  453. status = "okay";
  454. };
  455. &uart1 {
  456. pinctrl-names = "default";
  457. pinctrl-0 = <&pinctrl_uart1>;
  458. rts-gpios = <&gpio7 1 GPIO_ACTIVE_HIGH>;
  459. status = "okay";
  460. };
  461. &uart2 {
  462. pinctrl-names = "default";
  463. pinctrl-0 = <&pinctrl_uart2>;
  464. status = "okay";
  465. };
  466. &uart5 {
  467. pinctrl-names = "default";
  468. pinctrl-0 = <&pinctrl_uart5>;
  469. status = "okay";
  470. };
  471. &usbotg {
  472. vbus-supply = <&reg_usb_otg_vbus>;
  473. pinctrl-names = "default";
  474. pinctrl-0 = <&pinctrl_usbotg>;
  475. disable-over-current;
  476. status = "okay";
  477. };
  478. &usbh1 {
  479. vbus-supply = <&reg_usb_h1_vbus>;
  480. status = "okay";
  481. };
  482. &usdhc3 {
  483. pinctrl-names = "default", "state_100mhz", "state_200mhz";
  484. pinctrl-0 = <&pinctrl_usdhc3>;
  485. pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
  486. pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
  487. cd-gpios = <&gpio7 0 GPIO_ACTIVE_LOW>;
  488. vmmc-supply = <&reg_3p3v>;
  489. no-1-8-v; /* firmware will remove if board revision supports */
  490. status = "okay";
  491. };
  492. &wdog1 {
  493. pinctrl-names = "default";
  494. pinctrl-0 = <&pinctrl_wdog>;
  495. fsl,ext-reset-output;
  496. };
  497. &iomuxc {
  498. pinctrl_audmux: audmuxgrp {
  499. fsl,pins = <
  500. MX6QDL_PAD_SD2_DAT0__AUD4_RXD 0x130b0
  501. MX6QDL_PAD_SD2_DAT3__AUD4_TXC 0x130b0
  502. MX6QDL_PAD_SD2_DAT2__AUD4_TXD 0x110b0
  503. MX6QDL_PAD_SD2_DAT1__AUD4_TXFS 0x130b0
  504. MX6QDL_PAD_GPIO_0__CCM_CLKO1 0x130b0 /* AUD4_MCK */
  505. >;
  506. };
  507. pinctrl_enet: enetgrp {
  508. fsl,pins = <
  509. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b030
  510. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b030
  511. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b030
  512. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b030
  513. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b030
  514. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b030
  515. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b030
  516. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b030
  517. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b030
  518. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b030
  519. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b030
  520. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b030
  521. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  522. MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  523. MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  524. MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8
  525. >;
  526. };
  527. pinctrl_flexcan1: flexcan1grp {
  528. fsl,pins = <
  529. MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x1b0b1
  530. MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x1b0b1
  531. >;
  532. };
  533. pinctrl_gpio_leds: gpioledsgrp {
  534. fsl,pins = <
  535. MX6QDL_PAD_KEY_COL0__GPIO4_IO06 0x1b0b0
  536. MX6QDL_PAD_KEY_ROW0__GPIO4_IO07 0x1b0b0
  537. MX6QDL_PAD_KEY_ROW4__GPIO4_IO15 0x1b0b0
  538. >;
  539. };
  540. pinctrl_gpmi_nand: gpminandgrp {
  541. fsl,pins = <
  542. MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1
  543. MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1
  544. MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1
  545. MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000
  546. MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1
  547. MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1
  548. MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1
  549. MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1
  550. MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1
  551. MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1
  552. MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1
  553. MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1
  554. MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1
  555. MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1
  556. MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1
  557. >;
  558. };
  559. pinctrl_i2c1: i2c1grp {
  560. fsl,pins = <
  561. MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1
  562. MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1
  563. MX6QDL_PAD_GPIO_4__GPIO1_IO04 0xb0b1
  564. >;
  565. };
  566. pinctrl_i2c2: i2c2grp {
  567. fsl,pins = <
  568. MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1
  569. MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
  570. >;
  571. };
  572. pinctrl_i2c3: i2c3grp {
  573. fsl,pins = <
  574. MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1
  575. MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1
  576. >;
  577. };
  578. pinctrl_pcie: pciegrp {
  579. fsl,pins = <
  580. MX6QDL_PAD_ENET_TX_EN__GPIO1_IO28 0x1b0b0 /* PCIE IRQ */
  581. MX6QDL_PAD_ENET_TXD1__GPIO1_IO29 0x1b0b0 /* PCIE RST */
  582. >;
  583. };
  584. pinctrl_pmic: pmicgrp {
  585. fsl,pins = <
  586. MX6QDL_PAD_GPIO_8__GPIO1_IO08 0x0001b0b0 /* PMIC_IRQ# */
  587. >;
  588. };
  589. pinctrl_pps: ppsgrp {
  590. fsl,pins = <
  591. MX6QDL_PAD_ENET_RXD1__GPIO1_IO26 0x1b0b1
  592. >;
  593. };
  594. pinctrl_pwm2: pwm2grp {
  595. fsl,pins = <
  596. MX6QDL_PAD_SD1_DAT2__PWM2_OUT 0x1b0b1
  597. >;
  598. };
  599. pinctrl_pwm3: pwm3grp {
  600. fsl,pins = <
  601. MX6QDL_PAD_SD1_DAT1__PWM3_OUT 0x1b0b1
  602. >;
  603. };
  604. pinctrl_pwm4: pwm4grp {
  605. fsl,pins = <
  606. MX6QDL_PAD_SD1_CMD__PWM4_OUT 0x1b0b1
  607. >;
  608. };
  609. pinctrl_reg_can1: regcan1grp {
  610. fsl,pins = <
  611. MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x4001b0b0 /* CAN_STBY */
  612. >;
  613. };
  614. pinctrl_uart1: uart1grp {
  615. fsl,pins = <
  616. MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA 0x1b0b1
  617. MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA 0x1b0b1
  618. MX6QDL_PAD_SD3_DAT4__GPIO7_IO01 0x4001b0b1 /* TEN */
  619. >;
  620. };
  621. pinctrl_uart2: uart2grp {
  622. fsl,pins = <
  623. MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA 0x1b0b1
  624. MX6QDL_PAD_SD4_DAT4__UART2_RX_DATA 0x1b0b1
  625. >;
  626. };
  627. pinctrl_uart5: uart5grp {
  628. fsl,pins = <
  629. MX6QDL_PAD_KEY_COL1__UART5_TX_DATA 0x1b0b1
  630. MX6QDL_PAD_KEY_ROW1__UART5_RX_DATA 0x1b0b1
  631. >;
  632. };
  633. pinctrl_usbotg: usbotggrp {
  634. fsl,pins = <
  635. MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059
  636. MX6QDL_PAD_EIM_D22__GPIO3_IO22 0x1b0b0 /* PWR_EN */
  637. MX6QDL_PAD_KEY_COL4__GPIO4_IO14 0x1b0b0 /* OC */
  638. >;
  639. };
  640. pinctrl_usdhc3: usdhc3grp {
  641. fsl,pins = <
  642. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059
  643. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059
  644. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
  645. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
  646. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
  647. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
  648. MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x17059 /* CD */
  649. MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x17059
  650. >;
  651. };
  652. pinctrl_usdhc3_100mhz: usdhc3grp100mhz {
  653. fsl,pins = <
  654. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170b9
  655. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100b9
  656. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170b9
  657. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170b9
  658. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170b9
  659. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170b9
  660. MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x170b9 /* CD */
  661. MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x170b9
  662. >;
  663. };
  664. pinctrl_usdhc3_200mhz: usdhc3grp200mhz {
  665. fsl,pins = <
  666. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170f9
  667. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100f9
  668. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170f9
  669. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170f9
  670. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170f9
  671. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170f9
  672. MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x170f9 /* CD */
  673. MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x170f9
  674. >;
  675. };
  676. pinctrl_wdog: wdoggrp {
  677. fsl,pins = <
  678. MX6QDL_PAD_DISP0_DAT8__WDOG1_B 0x1b0b0
  679. >;
  680. };
  681. };