imx6qdl-gw52xx.dtsi 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright 2013 Gateworks Corporation
  4. */
  5. #include <dt-bindings/gpio/gpio.h>
  6. #include <dt-bindings/input/linux-event-codes.h>
  7. #include <dt-bindings/interrupt-controller/irq.h>
  8. / {
  9. /* these are used by bootloader for disabling nodes */
  10. aliases {
  11. led0 = &led0;
  12. led1 = &led1;
  13. led2 = &led2;
  14. nand = &gpmi;
  15. ssi0 = &ssi1;
  16. usb0 = &usbh1;
  17. usb1 = &usbotg;
  18. };
  19. chosen {
  20. bootargs = "console=ttymxc1,115200";
  21. };
  22. backlight {
  23. compatible = "pwm-backlight";
  24. pwms = <&pwm4 0 5000000>;
  25. brightness-levels = <0 4 8 16 32 64 128 255>;
  26. default-brightness-level = <7>;
  27. };
  28. gpio-keys {
  29. compatible = "gpio-keys";
  30. user-pb {
  31. label = "user_pb";
  32. gpios = <&gsc_gpio 0 GPIO_ACTIVE_LOW>;
  33. linux,code = <BTN_0>;
  34. };
  35. user-pb1x {
  36. label = "user_pb1x";
  37. linux,code = <BTN_1>;
  38. interrupt-parent = <&gsc>;
  39. interrupts = <0>;
  40. };
  41. key-erased {
  42. label = "key-erased";
  43. linux,code = <BTN_2>;
  44. interrupt-parent = <&gsc>;
  45. interrupts = <1>;
  46. };
  47. eeprom-wp {
  48. label = "eeprom_wp";
  49. linux,code = <BTN_3>;
  50. interrupt-parent = <&gsc>;
  51. interrupts = <2>;
  52. };
  53. tamper {
  54. label = "tamper";
  55. linux,code = <BTN_4>;
  56. interrupt-parent = <&gsc>;
  57. interrupts = <5>;
  58. };
  59. switch-hold {
  60. label = "switch_hold";
  61. linux,code = <BTN_5>;
  62. interrupt-parent = <&gsc>;
  63. interrupts = <7>;
  64. };
  65. };
  66. leds {
  67. compatible = "gpio-leds";
  68. pinctrl-names = "default";
  69. pinctrl-0 = <&pinctrl_gpio_leds>;
  70. led0: led-user1 {
  71. label = "user1";
  72. gpios = <&gpio4 6 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDG */
  73. default-state = "on";
  74. linux,default-trigger = "heartbeat";
  75. };
  76. led1: led-user2 {
  77. label = "user2";
  78. gpios = <&gpio4 7 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDR */
  79. default-state = "off";
  80. };
  81. led2: led-user3 {
  82. label = "user3";
  83. gpios = <&gpio4 15 GPIO_ACTIVE_LOW>; /* MX6_LOCLED# */
  84. default-state = "off";
  85. };
  86. };
  87. memory@10000000 {
  88. device_type = "memory";
  89. reg = <0x10000000 0x20000000>;
  90. };
  91. pps {
  92. compatible = "pps-gpio";
  93. pinctrl-names = "default";
  94. pinctrl-0 = <&pinctrl_pps>;
  95. gpios = <&gpio1 26 GPIO_ACTIVE_HIGH>;
  96. status = "okay";
  97. };
  98. reg_1p0v: regulator-1p0v {
  99. compatible = "regulator-fixed";
  100. regulator-name = "1P0V";
  101. regulator-min-microvolt = <1000000>;
  102. regulator-max-microvolt = <1000000>;
  103. regulator-always-on;
  104. };
  105. reg_3p3v: regulator-3p3v {
  106. compatible = "regulator-fixed";
  107. regulator-name = "3P3V";
  108. regulator-min-microvolt = <3300000>;
  109. regulator-max-microvolt = <3300000>;
  110. regulator-always-on;
  111. };
  112. reg_5p0v: regulator-5p0v {
  113. compatible = "regulator-fixed";
  114. regulator-name = "5P0V";
  115. regulator-min-microvolt = <5000000>;
  116. regulator-max-microvolt = <5000000>;
  117. regulator-always-on;
  118. };
  119. reg_can1_stby: regulator-can1-stby {
  120. compatible = "regulator-fixed";
  121. pinctrl-names = "default";
  122. pinctrl-0 = <&pinctrl_reg_can1>;
  123. regulator-name = "can1_stby";
  124. gpio = <&gpio1 9 GPIO_ACTIVE_LOW>;
  125. regulator-min-microvolt = <3300000>;
  126. regulator-max-microvolt = <3300000>;
  127. };
  128. reg_usb_otg_vbus: regulator-usb-otg-vbus {
  129. compatible = "regulator-fixed";
  130. regulator-name = "usb_otg_vbus";
  131. regulator-min-microvolt = <5000000>;
  132. regulator-max-microvolt = <5000000>;
  133. gpio = <&gpio3 22 GPIO_ACTIVE_HIGH>;
  134. enable-active-high;
  135. };
  136. sound {
  137. compatible = "fsl,imx6q-ventana-sgtl5000",
  138. "fsl,imx-audio-sgtl5000";
  139. model = "sgtl5000-audio";
  140. ssi-controller = <&ssi1>;
  141. audio-codec = <&codec>;
  142. audio-routing =
  143. "MIC_IN", "Mic Jack",
  144. "Mic Jack", "Mic Bias",
  145. "Headphone Jack", "HP_OUT";
  146. mux-int-port = <1>;
  147. mux-ext-port = <4>;
  148. };
  149. };
  150. &audmux {
  151. pinctrl-names = "default";
  152. pinctrl-0 = <&pinctrl_audmux>;
  153. status = "okay";
  154. };
  155. &can1 {
  156. pinctrl-names = "default";
  157. pinctrl-0 = <&pinctrl_flexcan1>;
  158. xceiver-supply = <&reg_can1_stby>;
  159. status = "okay";
  160. };
  161. &clks {
  162. assigned-clocks = <&clks IMX6QDL_CLK_LDB_DI0_SEL>,
  163. <&clks IMX6QDL_CLK_LDB_DI1_SEL>;
  164. assigned-clock-parents = <&clks IMX6QDL_CLK_PLL3_USB_OTG>,
  165. <&clks IMX6QDL_CLK_PLL3_USB_OTG>;
  166. };
  167. &ecspi3 {
  168. cs-gpios = <&gpio4 24 GPIO_ACTIVE_LOW>;
  169. pinctrl-names = "default";
  170. pinctrl-0 = <&pinctrl_ecspi3>;
  171. status = "okay";
  172. };
  173. &fec {
  174. pinctrl-names = "default";
  175. pinctrl-0 = <&pinctrl_enet>;
  176. phy-mode = "rgmii-id";
  177. phy-reset-gpios = <&gpio1 30 GPIO_ACTIVE_LOW>;
  178. status = "okay";
  179. };
  180. &gpmi {
  181. pinctrl-names = "default";
  182. pinctrl-0 = <&pinctrl_gpmi_nand>;
  183. status = "okay";
  184. };
  185. &hdmi {
  186. ddc-i2c-bus = <&i2c3>;
  187. status = "okay";
  188. };
  189. &i2c1 {
  190. clock-frequency = <100000>;
  191. pinctrl-names = "default";
  192. pinctrl-0 = <&pinctrl_i2c1>;
  193. status = "okay";
  194. gsc: gsc@20 {
  195. compatible = "gw,gsc";
  196. reg = <0x20>;
  197. interrupt-parent = <&gpio1>;
  198. interrupts = <4 IRQ_TYPE_LEVEL_LOW>;
  199. interrupt-controller;
  200. #interrupt-cells = <1>;
  201. #size-cells = <0>;
  202. adc {
  203. compatible = "gw,gsc-adc";
  204. #address-cells = <1>;
  205. #size-cells = <0>;
  206. channel@0 {
  207. gw,mode = <0>;
  208. reg = <0x00>;
  209. label = "temp";
  210. };
  211. channel@2 {
  212. gw,mode = <1>;
  213. reg = <0x02>;
  214. label = "vdd_vin";
  215. };
  216. channel@5 {
  217. gw,mode = <1>;
  218. reg = <0x05>;
  219. label = "vdd_3p3";
  220. };
  221. channel@8 {
  222. gw,mode = <1>;
  223. reg = <0x08>;
  224. label = "vdd_bat";
  225. };
  226. channel@b {
  227. gw,mode = <1>;
  228. reg = <0x0b>;
  229. label = "vdd_5p0";
  230. };
  231. channel@e {
  232. gw,mode = <1>;
  233. reg = <0xe>;
  234. label = "vdd_arm";
  235. };
  236. channel@11 {
  237. gw,mode = <1>;
  238. reg = <0x11>;
  239. label = "vdd_soc";
  240. };
  241. channel@14 {
  242. gw,mode = <1>;
  243. reg = <0x14>;
  244. label = "vdd_3p0";
  245. };
  246. channel@17 {
  247. gw,mode = <1>;
  248. reg = <0x17>;
  249. label = "vdd_1p5";
  250. };
  251. channel@1d {
  252. gw,mode = <1>;
  253. reg = <0x1d>;
  254. label = "vdd_1p8";
  255. };
  256. channel@20 {
  257. gw,mode = <1>;
  258. reg = <0x20>;
  259. label = "vdd_1p0";
  260. };
  261. channel@23 {
  262. gw,mode = <1>;
  263. reg = <0x23>;
  264. label = "vdd_2p5";
  265. };
  266. channel@29 {
  267. gw,mode = <1>;
  268. reg = <0x29>;
  269. label = "vdd_an1";
  270. };
  271. };
  272. };
  273. gsc_gpio: gpio@23 {
  274. compatible = "nxp,pca9555";
  275. reg = <0x23>;
  276. gpio-controller;
  277. #gpio-cells = <2>;
  278. interrupt-parent = <&gsc>;
  279. interrupts = <4>;
  280. };
  281. eeprom1: eeprom@50 {
  282. compatible = "atmel,24c02";
  283. reg = <0x50>;
  284. pagesize = <16>;
  285. };
  286. eeprom2: eeprom@51 {
  287. compatible = "atmel,24c02";
  288. reg = <0x51>;
  289. pagesize = <16>;
  290. };
  291. eeprom3: eeprom@52 {
  292. compatible = "atmel,24c02";
  293. reg = <0x52>;
  294. pagesize = <16>;
  295. };
  296. eeprom4: eeprom@53 {
  297. compatible = "atmel,24c02";
  298. reg = <0x53>;
  299. pagesize = <16>;
  300. };
  301. rtc: ds1672@68 {
  302. compatible = "dallas,ds1672";
  303. reg = <0x68>;
  304. };
  305. };
  306. &i2c2 {
  307. clock-frequency = <100000>;
  308. pinctrl-names = "default";
  309. pinctrl-0 = <&pinctrl_i2c2>;
  310. status = "okay";
  311. ltc3676: pmic@3c {
  312. compatible = "lltc,ltc3676";
  313. reg = <0x3c>;
  314. pinctrl-names = "default";
  315. pinctrl-0 = <&pinctrl_pmic>;
  316. interrupt-parent = <&gpio1>;
  317. interrupts = <8 IRQ_TYPE_EDGE_FALLING>;
  318. regulators {
  319. /* VDD_SOC (1+R1/R2 = 1.635) */
  320. reg_vdd_soc: sw1 {
  321. regulator-name = "vddsoc";
  322. regulator-min-microvolt = <674400>;
  323. regulator-max-microvolt = <1308000>;
  324. lltc,fb-voltage-divider = <127000 200000>;
  325. regulator-ramp-delay = <7000>;
  326. regulator-boot-on;
  327. regulator-always-on;
  328. };
  329. /* VDD_1P8 (1+R1/R2 = 2.505): GPS/VideoIn/ENET-PHY */
  330. reg_1p8v: sw2 {
  331. regulator-name = "vdd1p8";
  332. regulator-min-microvolt = <1033310>;
  333. regulator-max-microvolt = <2004000>;
  334. lltc,fb-voltage-divider = <301000 200000>;
  335. regulator-ramp-delay = <7000>;
  336. regulator-boot-on;
  337. regulator-always-on;
  338. };
  339. /* VDD_ARM (1+R1/R2 = 1.635) */
  340. reg_vdd_arm: sw3 {
  341. regulator-name = "vddarm";
  342. regulator-min-microvolt = <674400>;
  343. regulator-max-microvolt = <1308000>;
  344. lltc,fb-voltage-divider = <127000 200000>;
  345. regulator-ramp-delay = <7000>;
  346. regulator-boot-on;
  347. regulator-always-on;
  348. };
  349. /* VDD_DDR (1+R1/R2 = 2.105) */
  350. reg_vdd_ddr: sw4 {
  351. regulator-name = "vddddr";
  352. regulator-min-microvolt = <868310>;
  353. regulator-max-microvolt = <1684000>;
  354. lltc,fb-voltage-divider = <221000 200000>;
  355. regulator-ramp-delay = <7000>;
  356. regulator-boot-on;
  357. regulator-always-on;
  358. };
  359. /* VDD_2P5 (1+R1/R2 = 3.435): PCIe/ENET-PHY */
  360. reg_2p5v: ldo2 {
  361. regulator-name = "vdd2p5";
  362. regulator-min-microvolt = <2490375>;
  363. regulator-max-microvolt = <2490375>;
  364. lltc,fb-voltage-divider = <487000 200000>;
  365. regulator-boot-on;
  366. regulator-always-on;
  367. };
  368. /* VDD_AUD_1P8: Audio codec */
  369. reg_aud_1p8v: ldo3 {
  370. regulator-name = "vdd1p8a";
  371. regulator-min-microvolt = <1800000>;
  372. regulator-max-microvolt = <1800000>;
  373. regulator-boot-on;
  374. };
  375. /* VDD_HIGH (1+R1/R2 = 4.17) */
  376. reg_3p0v: ldo4 {
  377. regulator-name = "vdd3p0";
  378. regulator-min-microvolt = <3023250>;
  379. regulator-max-microvolt = <3023250>;
  380. lltc,fb-voltage-divider = <634000 200000>;
  381. regulator-boot-on;
  382. regulator-always-on;
  383. };
  384. };
  385. };
  386. };
  387. &i2c3 {
  388. clock-frequency = <100000>;
  389. pinctrl-names = "default";
  390. pinctrl-0 = <&pinctrl_i2c3>;
  391. status = "okay";
  392. codec: sgtl5000@a {
  393. compatible = "fsl,sgtl5000";
  394. reg = <0x0a>;
  395. clocks = <&clks IMX6QDL_CLK_CKO>;
  396. VDDA-supply = <&reg_1p8v>;
  397. VDDIO-supply = <&reg_3p3v>;
  398. };
  399. touchscreen: egalax_ts@4 {
  400. compatible = "eeti,egalax_ts";
  401. reg = <0x04>;
  402. interrupt-parent = <&gpio7>;
  403. interrupts = <12 2>;
  404. wakeup-gpios = <&gpio7 12 GPIO_ACTIVE_LOW>;
  405. };
  406. accel@1e {
  407. compatible = "nxp,fxos8700";
  408. reg = <0x1e>;
  409. };
  410. };
  411. &ldb {
  412. status = "okay";
  413. lvds-channel@0 {
  414. fsl,data-mapping = "spwg";
  415. fsl,data-width = <18>;
  416. status = "okay";
  417. display-timings {
  418. native-mode = <&timing0>;
  419. timing0: hsd100pxn1 {
  420. clock-frequency = <65000000>;
  421. hactive = <1024>;
  422. vactive = <768>;
  423. hback-porch = <220>;
  424. hfront-porch = <40>;
  425. vback-porch = <21>;
  426. vfront-porch = <7>;
  427. hsync-len = <60>;
  428. vsync-len = <10>;
  429. };
  430. };
  431. };
  432. };
  433. &pcie {
  434. pinctrl-names = "default";
  435. pinctrl-0 = <&pinctrl_pcie>;
  436. reset-gpio = <&gpio1 29 GPIO_ACTIVE_LOW>;
  437. status = "okay";
  438. };
  439. &pwm2 {
  440. pinctrl-names = "default";
  441. pinctrl-0 = <&pinctrl_pwm2>; /* MX6_DIO1 */
  442. status = "disabled";
  443. };
  444. &pwm3 {
  445. pinctrl-names = "default";
  446. pinctrl-0 = <&pinctrl_pwm3>; /* MX6_DIO2 */
  447. status = "disabled";
  448. };
  449. &pwm4 {
  450. #pwm-cells = <2>;
  451. pinctrl-names = "default";
  452. pinctrl-0 = <&pinctrl_pwm4>;
  453. status = "okay";
  454. };
  455. &ssi1 {
  456. status = "okay";
  457. };
  458. &uart1 {
  459. pinctrl-names = "default";
  460. pinctrl-0 = <&pinctrl_uart1>;
  461. rts-gpios = <&gpio7 1 GPIO_ACTIVE_HIGH>;
  462. status = "okay";
  463. };
  464. &uart2 {
  465. pinctrl-names = "default";
  466. pinctrl-0 = <&pinctrl_uart2>;
  467. status = "okay";
  468. };
  469. &uart5 {
  470. pinctrl-names = "default";
  471. pinctrl-0 = <&pinctrl_uart5>;
  472. status = "okay";
  473. };
  474. &usbotg {
  475. vbus-supply = <&reg_usb_otg_vbus>;
  476. pinctrl-names = "default";
  477. pinctrl-0 = <&pinctrl_usbotg>;
  478. disable-over-current;
  479. status = "okay";
  480. };
  481. &usbh1 {
  482. status = "okay";
  483. };
  484. &usdhc3 {
  485. pinctrl-names = "default", "state_100mhz", "state_200mhz";
  486. pinctrl-0 = <&pinctrl_usdhc3>;
  487. pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
  488. pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
  489. cd-gpios = <&gpio7 0 GPIO_ACTIVE_LOW>;
  490. vmmc-supply = <&reg_3p3v>;
  491. no-1-8-v; /* firmware will remove if board revision supports */
  492. status = "okay";
  493. };
  494. &wdog1 {
  495. pinctrl-names = "default";
  496. pinctrl-0 = <&pinctrl_wdog>;
  497. fsl,ext-reset-output;
  498. };
  499. &iomuxc {
  500. pinctrl_audmux: audmuxgrp {
  501. fsl,pins = <
  502. MX6QDL_PAD_SD2_DAT0__AUD4_RXD 0x130b0
  503. MX6QDL_PAD_SD2_DAT3__AUD4_TXC 0x130b0
  504. MX6QDL_PAD_SD2_DAT2__AUD4_TXD 0x110b0
  505. MX6QDL_PAD_SD2_DAT1__AUD4_TXFS 0x130b0
  506. MX6QDL_PAD_GPIO_0__CCM_CLKO1 0x130b0 /* AUD4_MCK */
  507. >;
  508. };
  509. pinctrl_ecspi3: escpi3grp {
  510. fsl,pins = <
  511. MX6QDL_PAD_DISP0_DAT0__ECSPI3_SCLK 0x100b1
  512. MX6QDL_PAD_DISP0_DAT1__ECSPI3_MOSI 0x100b1
  513. MX6QDL_PAD_DISP0_DAT2__ECSPI3_MISO 0x100b1
  514. MX6QDL_PAD_DISP0_DAT3__GPIO4_IO24 0x100b1
  515. >;
  516. };
  517. pinctrl_enet: enetgrp {
  518. fsl,pins = <
  519. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b030
  520. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b030
  521. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b030
  522. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b030
  523. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b030
  524. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b030
  525. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b030
  526. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b030
  527. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b030
  528. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b030
  529. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b030
  530. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b030
  531. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  532. MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  533. MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  534. MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8
  535. MX6QDL_PAD_ENET_TXD0__GPIO1_IO30 0x1b0b0 /* PHY Reset */
  536. >;
  537. };
  538. pinctrl_flexcan1: flexcan1grp {
  539. fsl,pins = <
  540. MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x1b0b1
  541. MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x1b0b1
  542. >;
  543. };
  544. pinctrl_gpio_leds: gpioledsgrp {
  545. fsl,pins = <
  546. MX6QDL_PAD_KEY_COL0__GPIO4_IO06 0x1b0b0
  547. MX6QDL_PAD_KEY_ROW0__GPIO4_IO07 0x1b0b0
  548. MX6QDL_PAD_KEY_ROW4__GPIO4_IO15 0x1b0b0
  549. >;
  550. };
  551. pinctrl_gpmi_nand: gpminandgrp {
  552. fsl,pins = <
  553. MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1
  554. MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1
  555. MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1
  556. MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000
  557. MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1
  558. MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1
  559. MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1
  560. MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1
  561. MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1
  562. MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1
  563. MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1
  564. MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1
  565. MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1
  566. MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1
  567. MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1
  568. >;
  569. };
  570. pinctrl_i2c1: i2c1grp {
  571. fsl,pins = <
  572. MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1
  573. MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1
  574. MX6QDL_PAD_GPIO_4__GPIO1_IO04 0xb0b1
  575. >;
  576. };
  577. pinctrl_i2c2: i2c2grp {
  578. fsl,pins = <
  579. MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1
  580. MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
  581. >;
  582. };
  583. pinctrl_i2c3: i2c3grp {
  584. fsl,pins = <
  585. MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1
  586. MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1
  587. >;
  588. };
  589. pinctrl_pcie: pciegrp {
  590. fsl,pins = <
  591. MX6QDL_PAD_ENET_TXD1__GPIO1_IO29 0x1b0b0 /* PCIE_RST# */
  592. >;
  593. };
  594. pinctrl_pmic: pmicgrp {
  595. fsl,pins = <
  596. MX6QDL_PAD_GPIO_8__GPIO1_IO08 0x0001b0b0 /* PMIC_IRQ# */
  597. >;
  598. };
  599. pinctrl_pps: ppsgrp {
  600. fsl,pins = <
  601. MX6QDL_PAD_ENET_RXD1__GPIO1_IO26 0x1b0b1
  602. >;
  603. };
  604. pinctrl_pwm2: pwm2grp {
  605. fsl,pins = <
  606. MX6QDL_PAD_SD1_DAT2__PWM2_OUT 0x1b0b1
  607. >;
  608. };
  609. pinctrl_pwm3: pwm3grp {
  610. fsl,pins = <
  611. MX6QDL_PAD_SD1_DAT1__PWM3_OUT 0x1b0b1
  612. >;
  613. };
  614. pinctrl_pwm4: pwm4grp {
  615. fsl,pins = <
  616. MX6QDL_PAD_SD1_CMD__PWM4_OUT 0x1b0b1
  617. >;
  618. };
  619. pinctrl_reg_can1: regcan1grp {
  620. fsl,pins = <
  621. MX6QDL_PAD_GPIO_9__GPIO1_IO09 0x4001b0b0 /* CAN_STBY */
  622. >;
  623. };
  624. pinctrl_uart1: uart1grp {
  625. fsl,pins = <
  626. MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA 0x1b0b1
  627. MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA 0x1b0b1
  628. MX6QDL_PAD_SD3_DAT4__GPIO7_IO01 0x4001b0b1 /* TEN */
  629. >;
  630. };
  631. pinctrl_uart2: uart2grp {
  632. fsl,pins = <
  633. MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA 0x1b0b1
  634. MX6QDL_PAD_SD4_DAT4__UART2_RX_DATA 0x1b0b1
  635. >;
  636. };
  637. pinctrl_uart5: uart5grp {
  638. fsl,pins = <
  639. MX6QDL_PAD_KEY_COL1__UART5_TX_DATA 0x1b0b1
  640. MX6QDL_PAD_KEY_ROW1__UART5_RX_DATA 0x1b0b1
  641. >;
  642. };
  643. pinctrl_usbotg: usbotggrp {
  644. fsl,pins = <
  645. MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059
  646. MX6QDL_PAD_EIM_D22__GPIO3_IO22 0x1b0b0 /* OTG_PWR_EN */
  647. MX6QDL_PAD_KEY_COL4__USB_OTG_OC 0x17059
  648. >;
  649. };
  650. pinctrl_usdhc3: usdhc3grp {
  651. fsl,pins = <
  652. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059
  653. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059
  654. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
  655. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
  656. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
  657. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
  658. MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x17059 /* CD */
  659. MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x17059
  660. >;
  661. };
  662. pinctrl_usdhc3_100mhz: usdhc3grp100mhz {
  663. fsl,pins = <
  664. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170b9
  665. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x170b9
  666. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170b9
  667. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170b9
  668. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170b9
  669. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170b9
  670. MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x170b9 /* CD */
  671. MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x170b9
  672. >;
  673. };
  674. pinctrl_usdhc3_200mhz: usdhc3grp200mhz {
  675. fsl,pins = <
  676. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170f9
  677. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100f9
  678. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170f9
  679. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170f9
  680. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170f9
  681. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170f9
  682. MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x170f9 /* CD */
  683. MX6QDL_PAD_NANDF_CS1__SD3_VSELECT 0x170f9
  684. >;
  685. };
  686. pinctrl_wdog: wdoggrp {
  687. fsl,pins = <
  688. MX6QDL_PAD_DISP0_DAT8__WDOG1_B 0x1b0b0
  689. >;
  690. };
  691. };