imx6qdl-aristainetos.dtsi 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * support fot the imx6 based aristainetos board
  4. *
  5. * Copyright (C) 2014 Heiko Schocher <[email protected]>
  6. */
  7. #include <dt-bindings/gpio/gpio.h>
  8. / {
  9. reg_2p5v: regulator-2p5v {
  10. compatible = "regulator-fixed";
  11. regulator-name = "2P5V";
  12. regulator-min-microvolt = <2500000>;
  13. regulator-max-microvolt = <2500000>;
  14. regulator-always-on;
  15. };
  16. reg_3p3v: regulator-3p3v {
  17. compatible = "regulator-fixed";
  18. regulator-name = "3P3V";
  19. regulator-min-microvolt = <3300000>;
  20. regulator-max-microvolt = <3300000>;
  21. regulator-always-on;
  22. };
  23. reg_usbh1_vbus: regulator-usbh1-vbus {
  24. compatible = "regulator-fixed";
  25. enable-active-high;
  26. gpio = <&gpio3 31 GPIO_ACTIVE_HIGH>;
  27. pinctrl-names = "default";
  28. pinctrl-0 = <&pinctrl_aristainetos_usbh1_vbus>;
  29. regulator-name = "usb_h1_vbus";
  30. regulator-min-microvolt = <5000000>;
  31. regulator-max-microvolt = <5000000>;
  32. };
  33. reg_usbotg_vbus: regulator-usbotg-vbus {
  34. compatible = "regulator-fixed";
  35. enable-active-high;
  36. gpio = <&gpio4 15 GPIO_ACTIVE_HIGH>;
  37. pinctrl-names = "default";
  38. pinctrl-0 = <&pinctrl_aristainetos_usbotg_vbus>;
  39. regulator-name = "usb_otg_vbus";
  40. regulator-min-microvolt = <5000000>;
  41. regulator-max-microvolt = <5000000>;
  42. };
  43. };
  44. &audmux {
  45. pinctrl-names = "default";
  46. pinctrl-0 = <&pinctrl_audmux>;
  47. status = "okay";
  48. };
  49. &can1 {
  50. pinctrl-names = "default";
  51. pinctrl-0 = <&pinctrl_flexcan1>;
  52. status = "okay";
  53. };
  54. &can2 {
  55. pinctrl-names = "default";
  56. pinctrl-0 = <&pinctrl_flexcan2>;
  57. status = "okay";
  58. };
  59. &i2c1 {
  60. clock-frequency = <100000>;
  61. pinctrl-names = "default";
  62. pinctrl-0 = <&pinctrl_i2c1>;
  63. status = "okay";
  64. tmp103: tmp103@71 {
  65. compatible = "ti,tmp103";
  66. reg = <0x71>;
  67. };
  68. };
  69. &i2c3 {
  70. clock-frequency = <100000>;
  71. pinctrl-names = "default";
  72. pinctrl-0 = <&pinctrl_i2c3>;
  73. status = "okay";
  74. rtc@68 {
  75. compatible = "dallas,m41t00";
  76. reg = <0x68>;
  77. };
  78. };
  79. &ecspi4 {
  80. cs-gpios = <&gpio3 20 GPIO_ACTIVE_LOW>;
  81. pinctrl-names = "default";
  82. pinctrl-0 = <&pinctrl_ecspi4>;
  83. status = "okay";
  84. flash: flash@0 {
  85. #address-cells = <1>;
  86. #size-cells = <1>;
  87. compatible = "micron,n25q128a11", "jedec,spi-nor";
  88. spi-max-frequency = <20000000>;
  89. reg = <0>;
  90. };
  91. };
  92. &fec {
  93. pinctrl-names = "default";
  94. pinctrl-0 = <&pinctrl_enet>;
  95. phy-mode = "rmii";
  96. phy-reset-gpios = <&gpio3 29 GPIO_ACTIVE_LOW>;
  97. status = "okay";
  98. };
  99. &gpmi {
  100. pinctrl-names = "default";
  101. pinctrl-0 = <&pinctrl_gpmi_nand>;
  102. status = "okay";
  103. };
  104. &pcie {
  105. status = "okay";
  106. };
  107. &uart2 {
  108. pinctrl-names = "default";
  109. pinctrl-0 = <&pinctrl_uart2>;
  110. status = "okay";
  111. };
  112. &uart4 {
  113. pinctrl-names = "default";
  114. pinctrl-0 = <&pinctrl_uart4>;
  115. uart-has-rtscts;
  116. status = "okay";
  117. };
  118. &uart5 {
  119. pinctrl-names = "default";
  120. pinctrl-0 = <&pinctrl_uart5>;
  121. uart-has-rtscts;
  122. status = "okay";
  123. };
  124. &usbh1 {
  125. vbus-supply = <&reg_usbh1_vbus>;
  126. dr_mode = "host";
  127. status = "okay";
  128. };
  129. &usbotg {
  130. vbus-supply = <&reg_usbotg_vbus>;
  131. pinctrl-names = "default";
  132. pinctrl-0 = <&pinctrl_usbotg>;
  133. disable-over-current;
  134. dr_mode = "host";
  135. status = "okay";
  136. };
  137. &usdhc1 {
  138. pinctrl-names = "default";
  139. pinctrl-0 = <&pinctrl_usdhc1>;
  140. vmmc-supply = <&reg_3p3v>;
  141. cd-gpios = <&gpio4 7 GPIO_ACTIVE_LOW>;
  142. status = "okay";
  143. };
  144. &usdhc2 {
  145. pinctrl-names = "default";
  146. pinctrl-0 = <&pinctrl_usdhc2>;
  147. vmmc-supply = <&reg_3p3v>;
  148. cd-gpios = <&gpio4 8 GPIO_ACTIVE_LOW>;
  149. status = "okay";
  150. };
  151. &iomuxc {
  152. pinctrl-names = "default";
  153. pinctrl-0 = <&pinctrl_hog &pinctrl_gpio>;
  154. imx6qdl-aristainetos {
  155. pinctrl_aristainetos_usbh1_vbus: aristainetos-usbh1-vbus {
  156. fsl,pins = <MX6QDL_PAD_EIM_D31__GPIO3_IO31 0x130b0>;
  157. };
  158. pinctrl_aristainetos_usbotg_vbus: aristainetos-usbotg-vbus {
  159. fsl,pins = <MX6QDL_PAD_KEY_ROW4__GPIO4_IO15 0x130b0>;
  160. };
  161. pinctrl_audmux: audmuxgrp {
  162. fsl,pins = <
  163. MX6QDL_PAD_CSI0_DAT7__AUD3_RXD 0x1b0b0
  164. MX6QDL_PAD_CSI0_DAT4__AUD3_TXC 0x1b0b0
  165. MX6QDL_PAD_CSI0_DAT5__AUD3_TXD 0x1b0b0
  166. MX6QDL_PAD_CSI0_DAT6__AUD3_TXFS 0x1b0b0
  167. >;
  168. };
  169. pinctrl_backlight: backlightgrp {
  170. fsl,pins = <
  171. MX6QDL_PAD_GPIO_9__PWM1_OUT 0x1b0b0
  172. MX6QDL_PAD_SD4_DAT1__PWM3_OUT 0x1b0b0
  173. MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x1b0b0
  174. >;
  175. };
  176. pinctrl_ecspi2: ecspi2grp {
  177. fsl,pins = <
  178. MX6QDL_PAD_EIM_OE__ECSPI2_MISO 0x100b1
  179. MX6QDL_PAD_EIM_CS0__ECSPI2_SCLK 0x100b1
  180. MX6QDL_PAD_EIM_CS1__ECSPI2_MOSI 0x100b1
  181. MX6QDL_PAD_EIM_D24__GPIO3_IO24 0x100b1
  182. >;
  183. };
  184. pinctrl_ecspi4: ecspi4grp {
  185. fsl,pins = <
  186. MX6QDL_PAD_EIM_D21__ECSPI4_SCLK 0x100b1
  187. MX6QDL_PAD_EIM_D22__ECSPI4_MISO 0x100b1
  188. MX6QDL_PAD_EIM_D28__ECSPI4_MOSI 0x100b1
  189. MX6QDL_PAD_EIM_D20__GPIO3_IO20 0x100b1
  190. MX6QDL_PAD_SD4_DAT7__GPIO2_IO15 0x1b0b0 /* WP pin */
  191. >;
  192. };
  193. pinctrl_enet: enetgrp {
  194. fsl,pins = <
  195. MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8
  196. MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  197. MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  198. MX6QDL_PAD_ENET_TXD0__ENET_TX_DATA0 0x1b0b0
  199. MX6QDL_PAD_ENET_TXD1__ENET_TX_DATA1 0x1b0b0
  200. MX6QDL_PAD_ENET_TX_EN__ENET_TX_EN 0x1b0b0
  201. MX6QDL_PAD_ENET_RX_ER__ENET_RX_ER 0x1b0b0
  202. MX6QDL_PAD_ENET_RXD0__ENET_RX_DATA0 0x1b0b0
  203. MX6QDL_PAD_ENET_RXD1__ENET_RX_DATA1 0x1b0b0
  204. MX6QDL_PAD_ENET_CRS_DV__ENET_RX_EN 0x1b0b0
  205. >;
  206. };
  207. pinctrl_flexcan1: flexcan1grp {
  208. fsl,pins = <
  209. MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x1b0b0
  210. MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x1b0b0
  211. >;
  212. };
  213. pinctrl_flexcan2: flexcan2grp {
  214. fsl,pins = <
  215. MX6QDL_PAD_SD3_DAT0__FLEXCAN2_TX 0x1b0b0
  216. MX6QDL_PAD_SD3_DAT1__FLEXCAN2_RX 0x1b0b0
  217. >;
  218. };
  219. pinctrl_gpio: gpiogrp {
  220. fsl,pins = <
  221. MX6QDL_PAD_SD4_DAT2__GPIO2_IO10 0x1b0b0
  222. MX6QDL_PAD_SD4_DAT3__GPIO2_IO11 0x1b0b0
  223. MX6QDL_PAD_SD4_DAT4__GPIO2_IO12 0x1b0b0
  224. MX6QDL_PAD_SD4_DAT5__GPIO2_IO13 0x1b0b0
  225. MX6QDL_PAD_GPIO_3__GPIO1_IO03 0x1b0b0
  226. MX6QDL_PAD_GPIO_4__GPIO1_IO04 0x1b0b0
  227. MX6QDL_PAD_GPIO_5__GPIO1_IO05 0x1b0b0
  228. MX6QDL_PAD_GPIO_6__GPIO1_IO06 0x1b0b0
  229. MX6QDL_PAD_GPIO_7__GPIO1_IO07 0x1b0b0
  230. MX6QDL_PAD_GPIO_8__GPIO1_IO08 0x1b0b0
  231. MX6QDL_PAD_KEY_COL0__GPIO4_IO06 0x1b0b0
  232. >;
  233. };
  234. pinctrl_gpmi_nand: gpminandgrp {
  235. fsl,pins = <
  236. MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1
  237. MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1
  238. MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1
  239. MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000
  240. MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1
  241. MX6QDL_PAD_NANDF_CS1__NAND_CE1_B 0xb0b1
  242. MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1
  243. MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1
  244. MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1
  245. MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1
  246. MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1
  247. MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1
  248. MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1
  249. MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1
  250. MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1
  251. MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1
  252. MX6QDL_PAD_SD4_DAT0__NAND_DQS 0x00b1
  253. >;
  254. };
  255. pinctrl_hog: hoggrp {
  256. fsl,pins = <
  257. MX6QDL_PAD_EIM_D29__GPIO3_IO29 0x10
  258. >;
  259. };
  260. pinctrl_i2c1: i2c1grp {
  261. fsl,pins = <
  262. MX6QDL_PAD_CSI0_DAT8__I2C1_SDA 0x4001b8b1
  263. MX6QDL_PAD_CSI0_DAT9__I2C1_SCL 0x4001b8b1
  264. >;
  265. };
  266. pinctrl_i2c2: i2c2grp {
  267. fsl,pins = <
  268. MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1
  269. MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
  270. >;
  271. };
  272. pinctrl_i2c3: i2c3grp {
  273. fsl,pins = <
  274. MX6QDL_PAD_EIM_D17__I2C3_SCL 0x4001b8b1
  275. MX6QDL_PAD_EIM_D18__I2C3_SDA 0x4001b8b1
  276. >;
  277. };
  278. pinctrl_ipu_disp: ipudisp1grp {
  279. fsl,pins = <
  280. MX6QDL_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK 0x10
  281. MX6QDL_PAD_DI0_PIN15__IPU1_DI0_PIN15 0x10
  282. MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02 0x10
  283. MX6QDL_PAD_DI0_PIN3__IPU1_DI0_PIN03 0x10
  284. MX6QDL_PAD_DI0_PIN4__GPIO4_IO20 0x20000
  285. MX6QDL_PAD_DISP0_DAT0__IPU1_DISP0_DATA00 0x10
  286. MX6QDL_PAD_DISP0_DAT1__IPU1_DISP0_DATA01 0x10
  287. MX6QDL_PAD_DISP0_DAT2__IPU1_DISP0_DATA02 0x10
  288. MX6QDL_PAD_DISP0_DAT3__IPU1_DISP0_DATA03 0x10
  289. MX6QDL_PAD_DISP0_DAT4__IPU1_DISP0_DATA04 0x10
  290. MX6QDL_PAD_DISP0_DAT5__IPU1_DISP0_DATA05 0x10
  291. MX6QDL_PAD_DISP0_DAT6__IPU1_DISP0_DATA06 0x10
  292. MX6QDL_PAD_DISP0_DAT7__IPU1_DISP0_DATA07 0x10
  293. MX6QDL_PAD_DISP0_DAT8__IPU1_DISP0_DATA08 0x10
  294. MX6QDL_PAD_DISP0_DAT9__IPU1_DISP0_DATA09 0x10
  295. MX6QDL_PAD_DISP0_DAT10__IPU1_DISP0_DATA10 0x10
  296. MX6QDL_PAD_DISP0_DAT11__IPU1_DISP0_DATA11 0x10
  297. MX6QDL_PAD_DISP0_DAT12__IPU1_DISP0_DATA12 0x10
  298. MX6QDL_PAD_DISP0_DAT13__IPU1_DISP0_DATA13 0x10
  299. MX6QDL_PAD_DISP0_DAT14__IPU1_DISP0_DATA14 0x10
  300. MX6QDL_PAD_DISP0_DAT15__IPU1_DISP0_DATA15 0x10
  301. MX6QDL_PAD_DISP0_DAT16__IPU1_DISP0_DATA16 0x10
  302. MX6QDL_PAD_DISP0_DAT17__IPU1_DISP0_DATA17 0x10
  303. MX6QDL_PAD_DISP0_DAT18__IPU1_DISP0_DATA18 0x10
  304. MX6QDL_PAD_DISP0_DAT19__IPU1_DISP0_DATA19 0x10
  305. MX6QDL_PAD_DISP0_DAT20__IPU1_DISP0_DATA20 0x10
  306. MX6QDL_PAD_DISP0_DAT21__IPU1_DISP0_DATA21 0x10
  307. MX6QDL_PAD_DISP0_DAT22__IPU1_DISP0_DATA22 0x10
  308. MX6QDL_PAD_DISP0_DAT23__IPU1_DISP0_DATA23 0x10
  309. >;
  310. };
  311. pinctrl_uart2: uart2grp {
  312. fsl,pins = <
  313. MX6QDL_PAD_EIM_D26__UART2_TX_DATA 0x1b0b1
  314. MX6QDL_PAD_EIM_D27__UART2_RX_DATA 0x1b0b1
  315. >;
  316. };
  317. pinctrl_uart4: uart4grp {
  318. fsl,pins = <
  319. MX6QDL_PAD_CSI0_DAT12__UART4_TX_DATA 0x1b0b1
  320. MX6QDL_PAD_CSI0_DAT13__UART4_RX_DATA 0x1b0b1
  321. MX6QDL_PAD_CSI0_DAT16__UART4_RTS_B 0x1b0b1
  322. MX6QDL_PAD_CSI0_DAT17__UART4_CTS_B 0x1b0b1
  323. >;
  324. };
  325. pinctrl_uart5: uart5grp {
  326. fsl,pins = <
  327. MX6QDL_PAD_CSI0_DAT14__UART5_TX_DATA 0x1b0b1
  328. MX6QDL_PAD_CSI0_DAT15__UART5_RX_DATA 0x1b0b1
  329. >;
  330. };
  331. pinctrl_usbotg: usbotggrp {
  332. fsl,pins = <
  333. MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059
  334. >;
  335. };
  336. pinctrl_usdhc1: usdhc1grp {
  337. fsl,pins = <
  338. MX6QDL_PAD_SD1_CMD__SD1_CMD 0x17059
  339. MX6QDL_PAD_SD1_CLK__SD1_CLK 0x10059
  340. MX6QDL_PAD_SD1_DAT0__SD1_DATA0 0x17059
  341. MX6QDL_PAD_SD1_DAT1__SD1_DATA1 0x17059
  342. MX6QDL_PAD_SD1_DAT2__SD1_DATA2 0x17059
  343. MX6QDL_PAD_SD1_DAT3__SD1_DATA3 0x17059
  344. MX6QDL_PAD_KEY_ROW0__GPIO4_IO07 0x1b0b0
  345. >;
  346. };
  347. pinctrl_usdhc2: usdhc2grp {
  348. fsl,pins = <
  349. MX6QDL_PAD_SD2_CMD__SD2_CMD 0x17059
  350. MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10059
  351. MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059
  352. MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059
  353. MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059
  354. MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059
  355. MX6QDL_PAD_KEY_COL1__GPIO4_IO08 0x1b0b0
  356. >;
  357. };
  358. };
  359. };