imx6q-display5.dtsi 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596
  1. /*
  2. * Copyright 2017
  3. * Lukasz Majewski, DENX Software Engineering, [email protected]
  4. *
  5. * This file is dual-licensed: you can use it either under the terms
  6. * of the GPL or the X11 license, at your option. Note that this dual
  7. * licensing only applies to this file, and not this project as a
  8. * whole.
  9. *
  10. * a) This file is licensed under the terms of the GNU General Public
  11. * License version 2. This program is licensed "as is" without
  12. * any warranty of any kind, whether express or implied.
  13. *
  14. * Or, alternatively,
  15. *
  16. * b) Permission is hereby granted, free of charge, to any person
  17. * obtaining a copy of this software and associated documentation
  18. * files (the "Software"), to deal in the Software without
  19. * restriction, including without limitation the rights to use,
  20. * copy, modify, merge, publish, distribute, sublicense, and/or
  21. * sell copies of the Software, and to permit persons to whom the
  22. * Software is furnished to do so, subject to the following
  23. * conditions:
  24. *
  25. * The above copyright notice and this permission notice shall be
  26. * included in all copies or substantial portions of the Software.
  27. *
  28. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  29. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
  30. * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  31. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
  32. * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
  33. * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  34. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  35. * OTHER DEALINGS IN THE SOFTWARE.
  36. */
  37. /dts-v1/;
  38. #include "imx6q.dtsi"
  39. #include <dt-bindings/gpio/gpio.h>
  40. #include <dt-bindings/pwm/pwm.h>
  41. #include <dt-bindings/sound/fsl-imx-audmux.h>
  42. / {
  43. model = "Liebherr (LWN) display5 i.MX6 Quad Board";
  44. compatible = "lwn,display5", "fsl,imx6q";
  45. memory@10000000 {
  46. device_type = "memory";
  47. reg = <0x10000000 0x40000000>;
  48. };
  49. backlight_lvds: backlight {
  50. compatible = "pwm-backlight";
  51. pinctrl-names = "default";
  52. pinctrl-0 = <&pinctrl_backlight>;
  53. pwms = <&pwm2 0 5000000 0>;
  54. brightness-levels = < 0 1 2 3 4 5 6 7 8 9
  55. 10 11 12 13 14 15 16 17 18 19
  56. 20 21 22 23 24 25 26 27 28 29
  57. 30 31 32 33 34 35 36 37 38 39
  58. 40 41 42 43 44 45 46 47 48 49
  59. 50 51 52 53 54 55 56 57 58 59
  60. 60 61 62 63 64 65 66 67 68 69
  61. 70 71 72 73 74 75 76 77 78 79
  62. 80 81 82 83 84 85 86 87 88 89
  63. 90 91 92 93 94 95 96 97 98 99
  64. 100 101 102 103 104 105 106 107 108 109
  65. 110 111 112 113 114 115 116 117 118 119
  66. 120 121 122 123 124 125 126 127 128 129
  67. 130 131 132 133 134 135 136 137 138 139
  68. 140 141 142 143 144 145 146 147 148 149
  69. 150 151 152 153 154 155 156 157 158 159
  70. 160 161 162 163 164 165 166 167 168 169
  71. 170 171 172 173 174 175 176 177 178 179
  72. 180 181 182 183 184 185 186 187 188 189
  73. 190 191 192 193 194 195 196 197 198 199
  74. 200 201 202 203 204 205 206 207 208 209
  75. 210 211 212 213 214 215 216 217 218 219
  76. 220 221 222 223 224 225 226 227 228 229
  77. 230 231 232 233 234 235 236 237 238 239
  78. 240 241 242 243 244 245 246 247 248 249
  79. 250 251 252 253 254 255>;
  80. default-brightness-level = <250>;
  81. enable-gpios = <&gpio5 7 GPIO_ACTIVE_HIGH>;
  82. };
  83. reg_lvds: regulator-lvds {
  84. compatible = "regulator-fixed";
  85. regulator-name = "lvds_ppen";
  86. regulator-min-microvolt = <3300000>;
  87. regulator-max-microvolt = <3300000>;
  88. regulator-boot-on;
  89. regulator-always-on;
  90. pinctrl-names = "default";
  91. pinctrl-0 = <&pinctrl_reg_lvds>;
  92. gpio = <&gpio5 13 GPIO_ACTIVE_HIGH>;
  93. enable-active-high;
  94. };
  95. reg_usbh1_vbus: usb-h1-vbus {
  96. compatible = "regulator-fixed";
  97. gpio = <&gpio3 31 GPIO_ACTIVE_LOW>;
  98. pinctrl-names = "default";
  99. pinctrl-0 = <&pinctrl_usbh1_vbus>;
  100. regulator-name = "usb_h1_vbus";
  101. regulator-min-microvolt = <5000000>;
  102. regulator-max-microvolt = <5000000>;
  103. regulator-enable-ramp-delay = <300000>;
  104. };
  105. sound {
  106. compatible = "simple-audio-card";
  107. label = "tfa9879-mono";
  108. simple-audio-card,dai-link {
  109. /* DAC */
  110. format = "i2s";
  111. bitclock-master = <&dailink_master>;
  112. frame-master = <&dailink_master>;
  113. dailink_master: cpu {
  114. sound-dai = <&ssi2>;
  115. };
  116. codec {
  117. sound-dai = <&codec>;
  118. };
  119. };
  120. };
  121. panel: panel-lvds0 {
  122. backlight = <&backlight_lvds>;
  123. power-supply = <&reg_lvds>;
  124. port {
  125. panel_in_lvds0: endpoint {
  126. remote-endpoint = <&lvds0_out>;
  127. };
  128. };
  129. };
  130. };
  131. &audmux {
  132. pinctrl-names = "default";
  133. pinctrl-0 = <&pinctrl_audmux>;
  134. status = "okay";
  135. ssi2 {
  136. fsl,audmux-port = <1>;
  137. fsl,port-config = <
  138. (IMX_AUDMUX_V2_PTCR_SYN |
  139. IMX_AUDMUX_V2_PTCR_TFSEL(5) |
  140. IMX_AUDMUX_V2_PTCR_TCSEL(5) |
  141. IMX_AUDMUX_V2_PTCR_TFSDIR |
  142. IMX_AUDMUX_V2_PTCR_TCLKDIR)
  143. IMX_AUDMUX_V2_PDCR_RXDSEL(5)
  144. >;
  145. };
  146. aud6 {
  147. fsl,audmux-port = <5>;
  148. fsl,port-config = <
  149. (IMX_AUDMUX_V2_PTCR_RFSEL(8) |
  150. IMX_AUDMUX_V2_PTCR_RCSEL(8) |
  151. IMX_AUDMUX_V2_PTCR_TFSEL(1) |
  152. IMX_AUDMUX_V2_PTCR_TCSEL(1) |
  153. IMX_AUDMUX_V2_PTCR_RFSDIR |
  154. IMX_AUDMUX_V2_PTCR_RCLKDIR |
  155. IMX_AUDMUX_V2_PTCR_TFSDIR |
  156. IMX_AUDMUX_V2_PTCR_TCLKDIR)
  157. IMX_AUDMUX_V2_PDCR_RXDSEL(1)
  158. >;
  159. };
  160. };
  161. &ecspi2 {
  162. cs-gpios = <&gpio5 29 GPIO_ACTIVE_LOW>;
  163. pinctrl-names = "default";
  164. pinctrl-0 = <&pinctrl_ecspi2 &pinctrl_ecspi2_cs &pinctrl_ecspi2_flwp>;
  165. status = "okay";
  166. s25fl256s: flash@0 {
  167. #address-cells = <1>;
  168. #size-cells = <1>;
  169. compatible = "jedec,spi-nor";
  170. spi-max-frequency = <40000000>;
  171. reg = <0>;
  172. partition@0 {
  173. label = "SPL (spi)";
  174. reg = <0x0 0x20000>;
  175. read-only;
  176. };
  177. partition@1 {
  178. label = "u-boot (spi)";
  179. reg = <0x20000 0x100000>;
  180. read-only;
  181. };
  182. partition@2 {
  183. label = "uboot-env (spi)";
  184. reg = <0x120000 0x10000>;
  185. };
  186. partition@3 {
  187. label = "uboot-envr (spi)";
  188. reg = <0x130000 0x10000>;
  189. };
  190. partition@4 {
  191. label = "linux-recovery (spi)";
  192. reg = <0x140000 0x800000>;
  193. };
  194. partition@5 {
  195. label = "swupdate-fitImg (spi)";
  196. reg = <0x940000 0x400000>;
  197. };
  198. partition@6 {
  199. label = "swupdate-initramfs (spi)";
  200. reg = <0xD40000 0x800000>;
  201. };
  202. };
  203. };
  204. &ecspi3 {
  205. cs-gpios = <&gpio4 24 GPIO_ACTIVE_LOW>;
  206. pinctrl-names = "default";
  207. pinctrl-0 = <&pinctrl_ecspi3 &pinctrl_ecspi3_cs &pinctrl_ecspi3_flwp>;
  208. status = "okay";
  209. };
  210. &fec {
  211. pinctrl-names = "default";
  212. pinctrl-0 = <&pinctrl_enet>;
  213. phy-handle = <&ethernet_phy0>;
  214. phy-mode = "rgmii-id";
  215. status = "okay";
  216. mdio {
  217. #address-cells = <1>;
  218. #size-cells = <0>;
  219. ethernet_phy0: ethernet-phy@0 {
  220. compatible = "marvell,88E1510";
  221. device_type = "ethernet-phy";
  222. /* Set LED0 control: */
  223. /* On - Link, Blink - Activity, Off - No Link */
  224. marvell,reg-init = <3 0x10 0 0x1011>;
  225. max-speed = <100>;
  226. reg = <0>;
  227. };
  228. };
  229. };
  230. &i2c1 {
  231. clock-frequency = <400000>;
  232. pinctrl-names = "default";
  233. pinctrl-0 = <&pinctrl_i2c1>;
  234. status = "okay";
  235. codec: tfa9879@6c {
  236. #sound-dai-cells = <0>;
  237. compatible = "nxp,tfa9879";
  238. reg = <0x6C>;
  239. };
  240. };
  241. &i2c2 {
  242. clock-frequency = <400000>;
  243. pinctrl-names = "default";
  244. pinctrl-0 = <&pinctrl_i2c2>;
  245. status = "okay";
  246. };
  247. &i2c3 {
  248. clock-frequency = <400000>;
  249. pinctrl-names = "default";
  250. pinctrl-0 = <&pinctrl_i2c3>;
  251. status = "okay";
  252. at24@50 {
  253. compatible = "atmel,24c256";
  254. pagesize = <64>;
  255. reg = <0x50>;
  256. };
  257. pfuze100: pmic@8 {
  258. compatible = "fsl,pfuze100";
  259. reg = <0x08>;
  260. regulators {
  261. sw1a_reg: sw1ab {
  262. regulator-min-microvolt = <300000>;
  263. regulator-max-microvolt = <1875000>;
  264. regulator-boot-on;
  265. regulator-always-on;
  266. regulator-ramp-delay = <6250>;
  267. };
  268. sw1c_reg: sw1c {
  269. regulator-min-microvolt = <300000>;
  270. regulator-max-microvolt = <1875000>;
  271. regulator-boot-on;
  272. regulator-always-on;
  273. regulator-ramp-delay = <6250>;
  274. };
  275. sw2_reg: sw2 {
  276. regulator-min-microvolt = <800000>;
  277. regulator-max-microvolt = <3950000>;
  278. regulator-boot-on;
  279. regulator-always-on;
  280. };
  281. sw3a_reg: sw3a {
  282. regulator-min-microvolt = <400000>;
  283. regulator-max-microvolt = <1975000>;
  284. regulator-boot-on;
  285. regulator-always-on;
  286. };
  287. sw3b_reg: sw3b {
  288. regulator-min-microvolt = <400000>;
  289. regulator-max-microvolt = <1975000>;
  290. regulator-boot-on;
  291. regulator-always-on;
  292. };
  293. sw4_reg: sw4 {
  294. regulator-min-microvolt = <800000>;
  295. regulator-max-microvolt = <3300000>;
  296. };
  297. swbst_reg: swbst {
  298. regulator-min-microvolt = <5000000>;
  299. regulator-max-microvolt = <5150000>;
  300. };
  301. snvs_reg: vsnvs {
  302. regulator-min-microvolt = <1000000>;
  303. regulator-max-microvolt = <3000000>;
  304. regulator-boot-on;
  305. regulator-always-on;
  306. };
  307. vref_reg: vrefddr {
  308. regulator-boot-on;
  309. regulator-always-on;
  310. };
  311. vgen1_reg: vgen1 {
  312. regulator-min-microvolt = <800000>;
  313. regulator-max-microvolt = <1550000>;
  314. };
  315. vgen2_reg: vgen2 {
  316. regulator-min-microvolt = <800000>;
  317. regulator-max-microvolt = <1550000>;
  318. };
  319. vgen3_reg: vgen3 {
  320. regulator-min-microvolt = <1800000>;
  321. regulator-max-microvolt = <3300000>;
  322. };
  323. vgen4_reg: vgen4 {
  324. regulator-min-microvolt = <1800000>;
  325. regulator-max-microvolt = <3300000>;
  326. regulator-always-on;
  327. };
  328. vgen5_reg: vgen5 {
  329. regulator-min-microvolt = <1800000>;
  330. regulator-max-microvolt = <3300000>;
  331. regulator-always-on;
  332. };
  333. vgen6_reg: vgen6 {
  334. regulator-min-microvolt = <1800000>;
  335. regulator-max-microvolt = <3300000>;
  336. regulator-always-on;
  337. };
  338. };
  339. };
  340. };
  341. &ldb {
  342. status = "okay";
  343. lvds0: lvds-channel@0 {
  344. status = "okay";
  345. port@4 {
  346. reg = <4>;
  347. lvds0_out: endpoint {
  348. remote-endpoint = <&panel_in_lvds0>;
  349. };
  350. };
  351. };
  352. };
  353. &pwm2 {
  354. pinctrl-names = "default";
  355. pinctrl-0 = <&pinctrl_pwm2>;
  356. status = "okay";
  357. };
  358. &ssi2 {
  359. status = "okay";
  360. };
  361. &uart4 {
  362. pinctrl-names = "default";
  363. pinctrl-0 = <&pinctrl_uart4>;
  364. uart-has-rtscts;
  365. status = "okay";
  366. };
  367. &uart5 {
  368. pinctrl-names = "default";
  369. pinctrl-0 = <&pinctrl_uart5>;
  370. status = "okay";
  371. };
  372. &usbh1 {
  373. vbus-supply = <&reg_usbh1_vbus>;
  374. pinctrl-0 = <&pinctrl_usbh1>;
  375. status = "okay";
  376. };
  377. &usdhc4 {
  378. pinctrl-names = "default";
  379. pinctrl-0 = <&pinctrl_usdhc4>;
  380. bus-width = <8>;
  381. non-removable;
  382. status = "okay";
  383. };
  384. &iomuxc {
  385. pinctrl_audmux: audmuxgrp {
  386. fsl,pins = <
  387. /* I2S OUTPUT AUD6*/
  388. MX6QDL_PAD_DI0_PIN4__AUD6_RXD 0x130b0
  389. MX6QDL_PAD_DI0_PIN2__AUD6_TXD 0x130b0
  390. MX6QDL_PAD_DI0_PIN3__AUD6_TXFS 0x130b0
  391. MX6QDL_PAD_DI0_PIN15__AUD6_TXC 0x130b0
  392. >;
  393. };
  394. pinctrl_backlight: dispgrp {
  395. fsl,pins = <
  396. /* BLEN_OUT */
  397. MX6QDL_PAD_DISP0_DAT13__GPIO5_IO07 0x1b0b0
  398. >;
  399. };
  400. pinctrl_ecspi2: ecspi2grp {
  401. fsl,pins = <
  402. MX6QDL_PAD_CSI0_DAT10__ECSPI2_MISO 0x100b1
  403. MX6QDL_PAD_CSI0_DAT9__ECSPI2_MOSI 0x100b1
  404. MX6QDL_PAD_CSI0_DAT8__ECSPI2_SCLK 0x100b1
  405. >;
  406. };
  407. pinctrl_ecspi2_cs: ecspi2csgrp {
  408. fsl,pins = <
  409. MX6QDL_PAD_CSI0_DAT11__GPIO5_IO29 0x100b1
  410. >;
  411. };
  412. pinctrl_ecspi2_flwp: ecspi2flwpgrp {
  413. fsl,pins = <
  414. MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x1b0b0
  415. >;
  416. };
  417. pinctrl_ecspi3: ecspi3grp {
  418. fsl,pins = <
  419. MX6QDL_PAD_DISP0_DAT2__ECSPI3_MISO 0x100b1
  420. MX6QDL_PAD_DISP0_DAT1__ECSPI3_MOSI 0x100b1
  421. MX6QDL_PAD_DISP0_DAT0__ECSPI3_SCLK 0x100b1
  422. >;
  423. };
  424. pinctrl_ecspi3_cs: ecspi3csgrp {
  425. fsl,pins = <
  426. MX6QDL_PAD_DISP0_DAT3__GPIO4_IO24 0x1b0b0
  427. >;
  428. };
  429. pinctrl_ecspi3_flwp: ecspi3flwpgrp {
  430. fsl,pins = <
  431. MX6QDL_PAD_DISP0_DAT6__GPIO4_IO27 0x1b0b0
  432. >;
  433. };
  434. pinctrl_enet: enetgrp {
  435. fsl,pins = <
  436. MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  437. MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  438. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  439. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  440. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  441. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  442. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  443. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  444. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  445. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  446. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  447. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  448. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  449. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  450. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  451. MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8
  452. MX6QDL_PAD_GPIO_6__ENET_IRQ 0x000b1
  453. MX6QDL_PAD_ENET_RXD0__GPIO1_IO27 0x1b0b0
  454. >;
  455. };
  456. pinctrl_i2c1: i2c1grp {
  457. fsl,pins = <
  458. MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1
  459. MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1
  460. >;
  461. };
  462. pinctrl_i2c2: i2c2grp {
  463. fsl,pins = <
  464. MX6QDL_PAD_EIM_EB2__I2C2_SCL 0x4001b8b1
  465. MX6QDL_PAD_EIM_D16__I2C2_SDA 0x4001b8b1
  466. >;
  467. };
  468. pinctrl_i2c3: i2c3grp {
  469. fsl,pins = <
  470. MX6QDL_PAD_EIM_D17__I2C3_SCL 0x4001b8b1
  471. MX6QDL_PAD_EIM_D18__I2C3_SDA 0x4001b8b1
  472. >;
  473. };
  474. pinctrl_pwm2: pwm2grp {
  475. fsl,pins = <
  476. MX6QDL_PAD_DISP0_DAT9__PWM2_OUT 0x1b0b1
  477. >;
  478. };
  479. pinctrl_reg_lvds: reqlvdsgrp {
  480. fsl,pins = <
  481. /* LVDS_PPEN_OUT */
  482. MX6QDL_PAD_DISP0_DAT19__GPIO5_IO13 0x1b0b0
  483. >;
  484. };
  485. pinctrl_uart4: uart4grp {
  486. fsl,pins = <
  487. MX6QDL_PAD_CSI0_DAT12__UART4_TX_DATA 0x1b0b1
  488. MX6QDL_PAD_CSI0_DAT13__UART4_RX_DATA 0x1b0b1
  489. MX6QDL_PAD_CSI0_DAT16__UART4_RTS_B 0x1b0b1
  490. MX6QDL_PAD_CSI0_DAT17__UART4_CTS_B 0x1b0b1
  491. >;
  492. };
  493. pinctrl_uart5: uart5grp {
  494. fsl,pins = <
  495. MX6QDL_PAD_CSI0_DAT14__UART5_TX_DATA 0x1b0b1
  496. MX6QDL_PAD_CSI0_DAT15__UART5_RX_DATA 0x1b0b1
  497. >;
  498. };
  499. pinctrl_usbh1: usbh1grp {
  500. fsl,pins = <
  501. MX6QDL_PAD_EIM_D30__USB_H1_OC 0x030b0
  502. >;
  503. };
  504. pinctrl_usbh1_vbus: usbh1_vbus_grp {
  505. fsl,pins = <
  506. MX6QDL_PAD_EIM_D31__GPIO3_IO31 0x1b0b0
  507. >;
  508. };
  509. pinctrl_usdhc4: usdhc4grp {
  510. fsl,pins = <
  511. MX6QDL_PAD_SD4_CMD__SD4_CMD 0x17059
  512. MX6QDL_PAD_SD4_CLK__SD4_CLK 0x10059
  513. MX6QDL_PAD_SD4_DAT0__SD4_DATA0 0x17059
  514. MX6QDL_PAD_SD4_DAT1__SD4_DATA1 0x17059
  515. MX6QDL_PAD_SD4_DAT2__SD4_DATA2 0x17059
  516. MX6QDL_PAD_SD4_DAT3__SD4_DATA3 0x17059
  517. MX6QDL_PAD_SD4_DAT4__SD4_DATA4 0x17059
  518. MX6QDL_PAD_SD4_DAT5__SD4_DATA5 0x17059
  519. MX6QDL_PAD_SD4_DAT6__SD4_DATA6 0x17059
  520. MX6QDL_PAD_SD4_DAT7__SD4_DATA7 0x17059
  521. MX6QDL_PAD_NANDF_ALE__SD4_RESET 0x17059
  522. >;
  523. };
  524. };