imx6dl-eckelmann-ci4x10.dts 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2016 Eckelmann AG.
  4. * Copyright (C) 2013 Freescale Semiconductor, Inc.
  5. */
  6. /dts-v1/;
  7. #include <dt-bindings/gpio/gpio.h>
  8. #include "imx6dl.dtsi"
  9. / {
  10. model = "Eckelmann CI 4X10 Board";
  11. compatible = "eckelmann,imx6dl-ci4x10", "fsl,imx6dl";
  12. chosen {
  13. stdout-path = &uart3;
  14. };
  15. memory@10000000 {
  16. device_type = "memory";
  17. reg = <0x10000000 0x40000000>;
  18. };
  19. rmii_clk: clock-rmii {
  20. /* This clock is provided by the phy (KSZ8091RNB) */
  21. compatible = "fixed-clock";
  22. #clock-cells = <0>;
  23. clock-frequency = <50000000>;
  24. };
  25. reg_usb_h1_vbus: regulator-usb-h1-vbus {
  26. pinctrl-names = "default";
  27. pinctrl-0 = <&pinctrl_reg_usb_h1_vbus>;
  28. compatible = "regulator-fixed";
  29. regulator-name = "usb_h1_vbus";
  30. regulator-min-microvolt = <5000000>;
  31. regulator-max-microvolt = <5000000>;
  32. gpio = <&gpio3 31 GPIO_ACTIVE_HIGH>;
  33. enable-active-high;
  34. };
  35. siox {
  36. compatible = "eckelmann,siox-gpio";
  37. pinctrl-names = "default";
  38. pinctrl-0 = <&pinctrl_siox>;
  39. din-gpios = <&gpio6 11 GPIO_ACTIVE_HIGH>;
  40. dout-gpios = <&gpio6 8 GPIO_ACTIVE_HIGH>;
  41. dclk-gpios = <&gpio6 9 GPIO_ACTIVE_HIGH>;
  42. dld-gpios = <&gpio6 10 GPIO_ACTIVE_HIGH>;
  43. };
  44. };
  45. &can1 {
  46. pinctrl-names = "default";
  47. pinctrl-0 = <&pinctrl_flexcan1>;
  48. status = "okay";
  49. };
  50. &can2 {
  51. pinctrl-names = "default";
  52. pinctrl-0 = <&pinctrl_flexcan2>;
  53. status = "okay";
  54. };
  55. &ecspi2 {
  56. pinctrl-names = "default";
  57. pinctrl-0 = <&pinctrl_ecspi2>;
  58. cs-gpios = <&gpio5 12 GPIO_ACTIVE_LOW>;
  59. status = "okay";
  60. flash@0 {
  61. compatible = "everspin,mr25h256";
  62. reg = <0>;
  63. spi-max-frequency = <15000000>;
  64. };
  65. };
  66. &ecspi1 {
  67. pinctrl-names = "default";
  68. pinctrl-0 = <&pinctrl_ecspi1>;
  69. cs-gpios = <&gpio5 25 GPIO_ACTIVE_LOW>;
  70. status = "okay";
  71. tpm@0 {
  72. compatible = "infineon,slb9670", "tcg,tpm_tis-spi";
  73. reg = <0>;
  74. spi-max-frequency = <10000000>;
  75. };
  76. };
  77. &gpio2 {
  78. gpio-line-names = "buzzer", "", "", "", "", "", "", "",
  79. "", "", "", "", "", "", "", "",
  80. "", "", "", "", "", "", "", "",
  81. "", "", "", "", "", "", "", "";
  82. };
  83. &gpio4 {
  84. gpio-line-names = "", "", "", "", "", "", "", "in2",
  85. "prio2", "prio1", "aux", "", "", "", "", "",
  86. "", "", "", "", "", "", "", "",
  87. "", "", "", "", "", "", "", "";
  88. };
  89. &gpio6 {
  90. gpio-line-names = "", "", "", "", "", "", "", "",
  91. "", "", "", "", "", "", "", "in1",
  92. "", "", "", "", "", "", "", "",
  93. "", "", "", "", "", "", "", "";
  94. };
  95. &i2c1 {
  96. pinctrl-names = "default";
  97. pinctrl-0 = <&pinctrl_i2c1>;
  98. status = "okay";
  99. temperature-sensor@49 {
  100. compatible = "ad,ad7414";
  101. reg = <0x49>;
  102. };
  103. rtc@51 {
  104. compatible = "nxp,pcf2127";
  105. reg = <0x51>;
  106. };
  107. };
  108. &iomuxc {
  109. pinctrl-names = "default";
  110. pinctrl-0 = <&pinctrl_hog>;
  111. pinctrl_hog: hog {
  112. fsl,pins = <
  113. MX6QDL_PAD_NANDF_D0__GPIO2_IO00 0x00000018 /* buzzer */
  114. MX6QDL_PAD_KEY_COL1__GPIO4_IO08 0x00000018 /* OUT_1 */
  115. MX6QDL_PAD_KEY_ROW1__GPIO4_IO09 0x00000018 /* OUT_2 */
  116. MX6QDL_PAD_KEY_COL2__GPIO4_IO10 0x00000018 /* OUT_3 */
  117. MX6QDL_PAD_NANDF_CS2__GPIO6_IO15 0x00000000 /* In1 */
  118. MX6QDL_PAD_KEY_ROW0__GPIO4_IO07 0x00000000 /* In2 */
  119. MX6QDL_PAD_GPIO_9__GPIO1_IO09 0x00000018 /* unused watchdog pin */
  120. MX6QDL_PAD_SD1_DAT2__GPIO1_IO19 0x00000018 /* unused watchdog pin */
  121. >;
  122. };
  123. pinctrl_ecspi1: ecspi1grp {
  124. fsl,pins = <
  125. MX6QDL_PAD_CSI0_DAT4__ECSPI1_SCLK 0x000100a0
  126. MX6QDL_PAD_CSI0_DAT5__ECSPI1_MOSI 0x000100a0
  127. MX6QDL_PAD_CSI0_DAT6__ECSPI1_MISO 0x000100a0
  128. MX6QDL_PAD_CSI0_DAT7__GPIO5_IO25 0x000100a0
  129. >;
  130. };
  131. pinctrl_ecspi2: ecspi2grp {
  132. fsl,pins = <
  133. MX6QDL_PAD_DISP0_DAT19__ECSPI2_SCLK 0x000100b1
  134. MX6QDL_PAD_EIM_CS1__ECSPI2_MOSI 0x000100b1
  135. MX6QDL_PAD_EIM_OE__ECSPI2_MISO 0x000100b1
  136. MX6QDL_PAD_DISP0_DAT18__GPIO5_IO12 0x000100b1
  137. >;
  138. };
  139. pinctrl_enet: enetgrp {
  140. fsl,pins = <
  141. MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8
  142. MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x0001b098
  143. MX6QDL_PAD_ENET_MDC__ENET_MDC 0x0001b098
  144. MX6QDL_PAD_ENET_TXD0__ENET_TX_DATA0 0x0001b098
  145. MX6QDL_PAD_ENET_TXD1__ENET_TX_DATA1 0x0001b098
  146. MX6QDL_PAD_ENET_TX_EN__ENET_TX_EN 0x0001b098
  147. MX6QDL_PAD_ENET_RX_ER__ENET_RX_ER 0x0001b0b0
  148. MX6QDL_PAD_ENET_RXD0__ENET_RX_DATA0 0x0001b0b0
  149. MX6QDL_PAD_ENET_RXD1__ENET_RX_DATA1 0x0001b0b0
  150. MX6QDL_PAD_ENET_CRS_DV__ENET_RX_EN 0x0001b0b0
  151. MX6QDL_PAD_SD1_CMD__GPIO1_IO18 0x00000018
  152. >;
  153. };
  154. pinctrl_flexcan1: flexcan1grp {
  155. fsl,pins = <
  156. MX6QDL_PAD_GPIO_7__FLEXCAN1_TX 0x0001b020
  157. MX6QDL_PAD_GPIO_8__FLEXCAN1_RX 0x0001b0b0
  158. >;
  159. };
  160. pinctrl_flexcan2: flexcan2grp {
  161. fsl,pins = <
  162. MX6QDL_PAD_KEY_COL4__FLEXCAN2_TX 0x0001b020
  163. MX6QDL_PAD_KEY_ROW4__FLEXCAN2_RX 0x0001b0b0
  164. >;
  165. };
  166. pinctrl_i2c1: i2c1grp {
  167. fsl,pins = <
  168. /* without SION i2c doesn't detect bus busy */
  169. MX6QDL_PAD_CSI0_DAT9__I2C1_SCL 0x4001b820
  170. MX6QDL_PAD_CSI0_DAT8__I2C1_SDA 0x4001b820
  171. >;
  172. };
  173. pinctrl_pcie: pciegrp {
  174. fsl,pins = <
  175. MX6QDL_PAD_SD1_CLK__GPIO1_IO20 0x00000018
  176. >;
  177. };
  178. pinctrl_reg_usb_h1_vbus: reg_usb_h1_vbusgrp {
  179. fsl,pins = <
  180. MX6QDL_PAD_EIM_D31__GPIO3_IO31 0x0001b0b0
  181. >;
  182. };
  183. pinctrl_siox: sioxgrp {
  184. fsl,pins = <
  185. MX6QDL_PAD_NANDF_CS0__GPIO6_IO11 0x0001b010 /* DIN */
  186. MX6QDL_PAD_NANDF_ALE__GPIO6_IO08 0x0001b010 /* DOUT */
  187. MX6QDL_PAD_NANDF_WP_B__GPIO6_IO09 0x0001b010 /* DCLK */
  188. MX6QDL_PAD_NANDF_RB0__GPIO6_IO10 0x0001b010 /* DLD */
  189. >;
  190. };
  191. pinctrl_uart1_dte: uart1grp {
  192. fsl,pins = <
  193. MX6QDL_PAD_CSI0_DAT11__UART1_TX_DATA 0x0001b010
  194. MX6QDL_PAD_CSI0_DAT10__UART1_RX_DATA 0x0001b010
  195. MX6QDL_PAD_EIM_D19__UART1_RTS_B 0x0001b010
  196. MX6QDL_PAD_EIM_D20__UART1_CTS_B 0x0001b010
  197. MX6QDL_PAD_EIM_D23__GPIO3_IO23 0x0001b010 /* DCD */
  198. MX6QDL_PAD_EIM_D24__GPIO3_IO24 0x0001b010 /* DTR */
  199. MX6QDL_PAD_EIM_D25__GPIO3_IO25 0x0001b010 /* DSR */
  200. >;
  201. };
  202. pinctrl_uart2_dte: uart2grp {
  203. fsl,pins = <
  204. MX6QDL_PAD_EIM_D27__UART2_TX_DATA 0x0001b010
  205. MX6QDL_PAD_EIM_D26__UART2_RX_DATA 0x0001b010
  206. MX6QDL_PAD_EIM_D28__UART2_RTS_B 0x0001b010
  207. MX6QDL_PAD_EIM_D29__UART2_CTS_B 0x0001b010
  208. MX6QDL_PAD_NANDF_D1__GPIO2_IO01 0x0001b010 /* DCD */
  209. MX6QDL_PAD_GPIO_18__GPIO7_IO13 0x0001b010 /* DTR */
  210. MX6QDL_PAD_NANDF_CS3__GPIO6_IO16 0x0001b010 /* DSR */
  211. >;
  212. };
  213. pinctrl_uart3_dce: uart3grp {
  214. fsl,pins = <
  215. MX6QDL_PAD_SD4_CLK__UART3_RX_DATA 0x0001b010
  216. MX6QDL_PAD_SD4_CMD__UART3_TX_DATA 0x0001b010
  217. >;
  218. };
  219. pinctrl_uart4_dce: uart4grp {
  220. fsl,pins = <
  221. MX6QDL_PAD_CSI0_DAT13__UART4_RX_DATA 0x0001b010
  222. MX6QDL_PAD_CSI0_DAT12__UART4_TX_DATA 0x0001b010
  223. MX6QDL_PAD_CSI0_DAT17__GPIO6_IO03 0x0001b010
  224. >;
  225. };
  226. pinctrl_uart5_dce: uart5grp {
  227. fsl,pins = <
  228. MX6QDL_PAD_CSI0_DAT15__UART5_RX_DATA 0x0001b010
  229. MX6QDL_PAD_CSI0_DAT14__UART5_TX_DATA 0x0001b010
  230. MX6QDL_PAD_CSI0_DAT19__GPIO6_IO05 0x0001b010 /* RTS */
  231. >;
  232. };
  233. pinctrl_usbh1: usbh1grp {
  234. fsl,pins = <
  235. MX6QDL_PAD_EIM_D30__USB_H1_OC 0x0001b0b0
  236. >;
  237. };
  238. pinctrl_usdhc3: usdhc3grp {
  239. fsl,pins = <
  240. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x00017059
  241. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x00010059
  242. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x00017059
  243. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x00017059
  244. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x00017059
  245. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x00017059
  246. MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x00017059
  247. MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x00017059
  248. MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x00017059
  249. MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x00017059
  250. >;
  251. };
  252. };
  253. &fec {
  254. pinctrl-names = "default";
  255. pinctrl-0 = <&pinctrl_enet>;
  256. phy-mode = "rmii";
  257. phy-reset-gpios = <&gpio1 18 GPIO_ACTIVE_LOW>;
  258. phy-handle = <&phy>;
  259. clocks = <&clks IMX6QDL_CLK_ENET>,
  260. <&clks IMX6QDL_CLK_ENET>,
  261. <&rmii_clk>,
  262. <&clks IMX6QDL_CLK_ENET_REF>;
  263. clock-names = "ipg", "ahb", "ptp", "enet_out";
  264. status = "okay";
  265. mdio {
  266. #address-cells = <1>;
  267. #size-cells = <0>;
  268. phy: ethernet-phy@1 {
  269. compatible = "ethernet-phy-ieee802.3-c22";
  270. reg = <1>;
  271. };
  272. };
  273. };
  274. &pcie {
  275. pinctrl-names = "default";
  276. pinctrl-0 = <&pinctrl_pcie>;
  277. reset-gpio = <&gpio1 20 GPIO_ACTIVE_LOW>;
  278. status = "okay";
  279. };
  280. &uart1 {
  281. pinctrl-names = "default";
  282. pinctrl-0 = <&pinctrl_uart1_dte>;
  283. uart-has-rtscts;
  284. fsl,dte-mode;
  285. dcd-gpios = <&gpio3 23 GPIO_ACTIVE_LOW>;
  286. dtr-gpios = <&gpio3 24 GPIO_ACTIVE_LOW>;
  287. dsr-gpios = <&gpio3 25 GPIO_ACTIVE_LOW>;
  288. status = "okay";
  289. };
  290. &uart2 {
  291. pinctrl-names = "default";
  292. pinctrl-0 = <&pinctrl_uart2_dte>;
  293. uart-has-rtscts;
  294. fsl,dte-mode;
  295. dcd-gpios = <&gpio2 1 GPIO_ACTIVE_LOW>;
  296. dtr-gpios = <&gpio7 13 GPIO_ACTIVE_LOW>;
  297. dsr-gpios = <&gpio6 16 GPIO_ACTIVE_LOW>;
  298. status = "okay";
  299. };
  300. &uart3 {
  301. pinctrl-names = "default";
  302. pinctrl-0 = <&pinctrl_uart3_dce>;
  303. status = "okay";
  304. };
  305. &uart4 {
  306. pinctrl-names = "default";
  307. pinctrl-0 = <&pinctrl_uart4_dce>;
  308. rts-gpios = <&gpio6 3 GPIO_ACTIVE_HIGH>;
  309. status = "okay";
  310. };
  311. &uart5 {
  312. pinctrl-names = "default";
  313. pinctrl-0 = <&pinctrl_uart5_dce>;
  314. rts-gpios = <&gpio6 5 GPIO_ACTIVE_HIGH>;
  315. status = "okay";
  316. };
  317. &usbh1 {
  318. pinctrl-names = "default";
  319. pinctrl-0 = <&pinctrl_usbh1>;
  320. vbus-supply = <&reg_usb_h1_vbus>;
  321. status = "okay";
  322. };
  323. &usbotg {
  324. dr_mode = "peripheral";
  325. status = "okay";
  326. };
  327. &usdhc3 {
  328. pinctrl-names = "default";
  329. pinctrl-0 = <&pinctrl_usdhc3>;
  330. bus-width = <8>;
  331. non-removable;
  332. status = "okay";
  333. };