imx50.dtsi 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499
  1. // SPDX-License-Identifier: GPL-2.0+
  2. //
  3. // Copyright 2013 Greg Ungerer <[email protected]>
  4. // Copyright 2011 Freescale Semiconductor, Inc.
  5. // Copyright 2011 Linaro Ltd.
  6. #include "imx50-pinfunc.h"
  7. #include <dt-bindings/gpio/gpio.h>
  8. #include <dt-bindings/clock/imx5-clock.h>
  9. / {
  10. #address-cells = <1>;
  11. #size-cells = <1>;
  12. /*
  13. * The decompressor and also some bootloaders rely on a
  14. * pre-existing /chosen node to be available to insert the
  15. * command line and merge other ATAGS info.
  16. */
  17. chosen {};
  18. aliases {
  19. ethernet0 = &fec;
  20. gpio0 = &gpio1;
  21. gpio1 = &gpio2;
  22. gpio2 = &gpio3;
  23. gpio3 = &gpio4;
  24. gpio4 = &gpio5;
  25. gpio5 = &gpio6;
  26. i2c0 = &i2c1;
  27. i2c1 = &i2c2;
  28. i2c2 = &i2c3;
  29. mmc0 = &esdhc1;
  30. mmc1 = &esdhc2;
  31. mmc2 = &esdhc3;
  32. mmc3 = &esdhc4;
  33. serial0 = &uart1;
  34. serial1 = &uart2;
  35. serial2 = &uart3;
  36. serial3 = &uart4;
  37. serial4 = &uart5;
  38. spi0 = &ecspi1;
  39. spi1 = &ecspi2;
  40. spi2 = &cspi;
  41. };
  42. cpus {
  43. #address-cells = <1>;
  44. #size-cells = <0>;
  45. cpu@0 {
  46. device_type = "cpu";
  47. compatible = "arm,cortex-a8";
  48. reg = <0x0>;
  49. };
  50. };
  51. tzic: tz-interrupt-controller@fffc000 {
  52. compatible = "fsl,imx50-tzic", "fsl,imx53-tzic", "fsl,tzic";
  53. interrupt-controller;
  54. #interrupt-cells = <1>;
  55. reg = <0x0fffc000 0x4000>;
  56. };
  57. clocks {
  58. ckil {
  59. compatible = "fixed-clock";
  60. #clock-cells = <0>;
  61. clock-frequency = <32768>;
  62. };
  63. ckih1 {
  64. compatible = "fixed-clock";
  65. #clock-cells = <0>;
  66. clock-frequency = <22579200>;
  67. };
  68. ckih2 {
  69. compatible = "fixed-clock";
  70. #clock-cells = <0>;
  71. clock-frequency = <0>;
  72. };
  73. osc {
  74. compatible = "fixed-clock";
  75. #clock-cells = <0>;
  76. clock-frequency = <24000000>;
  77. };
  78. };
  79. usbphy0: usbphy-0 {
  80. compatible = "usb-nop-xceiv";
  81. clocks = <&clks IMX5_CLK_USB_PHY1_GATE>;
  82. clock-names = "main_clk";
  83. #phy-cells = <0>;
  84. status = "okay";
  85. };
  86. soc: soc {
  87. #address-cells = <1>;
  88. #size-cells = <1>;
  89. compatible = "simple-bus";
  90. interrupt-parent = <&tzic>;
  91. ranges;
  92. aips1: bus@50000000 { /* AIPS1 */
  93. compatible = "fsl,aips-bus", "simple-bus";
  94. #address-cells = <1>;
  95. #size-cells = <1>;
  96. reg = <0x50000000 0x10000000>;
  97. ranges;
  98. spba-bus@50000000 {
  99. compatible = "fsl,spba-bus", "simple-bus";
  100. #address-cells = <1>;
  101. #size-cells = <1>;
  102. reg = <0x50000000 0x40000>;
  103. ranges;
  104. esdhc1: mmc@50004000 {
  105. compatible = "fsl,imx50-esdhc", "fsl,imx53-esdhc";
  106. reg = <0x50004000 0x4000>;
  107. interrupts = <1>;
  108. clocks = <&clks IMX5_CLK_ESDHC1_IPG_GATE>,
  109. <&clks IMX5_CLK_DUMMY>,
  110. <&clks IMX5_CLK_ESDHC1_PER_GATE>;
  111. clock-names = "ipg", "ahb", "per";
  112. bus-width = <4>;
  113. status = "disabled";
  114. };
  115. esdhc2: mmc@50008000 {
  116. compatible = "fsl,imx50-esdhc", "fsl,imx53-esdhc";
  117. reg = <0x50008000 0x4000>;
  118. interrupts = <2>;
  119. clocks = <&clks IMX5_CLK_ESDHC2_IPG_GATE>,
  120. <&clks IMX5_CLK_DUMMY>,
  121. <&clks IMX5_CLK_ESDHC2_PER_GATE>;
  122. clock-names = "ipg", "ahb", "per";
  123. bus-width = <4>;
  124. status = "disabled";
  125. };
  126. uart3: serial@5000c000 {
  127. compatible = "fsl,imx50-uart", "fsl,imx21-uart";
  128. reg = <0x5000c000 0x4000>;
  129. interrupts = <33>;
  130. clocks = <&clks IMX5_CLK_UART3_IPG_GATE>,
  131. <&clks IMX5_CLK_UART3_PER_GATE>;
  132. clock-names = "ipg", "per";
  133. status = "disabled";
  134. };
  135. ecspi1: spi@50010000 {
  136. #address-cells = <1>;
  137. #size-cells = <0>;
  138. compatible = "fsl,imx50-ecspi", "fsl,imx51-ecspi";
  139. reg = <0x50010000 0x4000>;
  140. interrupts = <36>;
  141. clocks = <&clks IMX5_CLK_ECSPI1_IPG_GATE>,
  142. <&clks IMX5_CLK_ECSPI1_PER_GATE>;
  143. clock-names = "ipg", "per";
  144. status = "disabled";
  145. };
  146. ssi2: ssi@50014000 {
  147. #sound-dai-cells = <0>;
  148. compatible = "fsl,imx50-ssi",
  149. "fsl,imx51-ssi",
  150. "fsl,imx21-ssi";
  151. reg = <0x50014000 0x4000>;
  152. interrupts = <30>;
  153. clocks = <&clks IMX5_CLK_SSI2_IPG_GATE>;
  154. dmas = <&sdma 24 1 0>,
  155. <&sdma 25 1 0>;
  156. dma-names = "rx", "tx";
  157. fsl,fifo-depth = <15>;
  158. status = "disabled";
  159. };
  160. esdhc3: mmc@50020000 {
  161. compatible = "fsl,imx50-esdhc", "fsl,imx53-esdhc";
  162. reg = <0x50020000 0x4000>;
  163. interrupts = <3>;
  164. clocks = <&clks IMX5_CLK_ESDHC3_IPG_GATE>,
  165. <&clks IMX5_CLK_DUMMY>,
  166. <&clks IMX5_CLK_ESDHC3_PER_GATE>;
  167. clock-names = "ipg", "ahb", "per";
  168. bus-width = <4>;
  169. status = "disabled";
  170. };
  171. esdhc4: mmc@50024000 {
  172. compatible = "fsl,imx50-esdhc", "fsl,imx53-esdhc";
  173. reg = <0x50024000 0x4000>;
  174. interrupts = <4>;
  175. clocks = <&clks IMX5_CLK_ESDHC4_IPG_GATE>,
  176. <&clks IMX5_CLK_DUMMY>,
  177. <&clks IMX5_CLK_ESDHC4_PER_GATE>;
  178. clock-names = "ipg", "ahb", "per";
  179. bus-width = <4>;
  180. status = "disabled";
  181. };
  182. };
  183. usbotg: usb@53f80000 {
  184. compatible = "fsl,imx50-usb", "fsl,imx27-usb";
  185. reg = <0x53f80000 0x0200>;
  186. interrupts = <18>;
  187. clocks = <&clks IMX5_CLK_USBOH3_GATE>;
  188. fsl,usbphy = <&usbphy0>;
  189. status = "disabled";
  190. };
  191. usbh1: usb@53f80200 {
  192. compatible = "fsl,imx50-usb", "fsl,imx27-usb";
  193. reg = <0x53f80200 0x0200>;
  194. interrupts = <14>;
  195. clocks = <&clks IMX5_CLK_USB_PHY2_GATE>;
  196. dr_mode = "host";
  197. status = "disabled";
  198. };
  199. gpio1: gpio@53f84000 {
  200. compatible = "fsl,imx50-gpio", "fsl,imx35-gpio";
  201. reg = <0x53f84000 0x4000>;
  202. interrupts = <50 51>;
  203. gpio-controller;
  204. #gpio-cells = <2>;
  205. interrupt-controller;
  206. #interrupt-cells = <2>;
  207. gpio-ranges = <&iomuxc 0 151 28>;
  208. };
  209. gpio2: gpio@53f88000 {
  210. compatible = "fsl,imx50-gpio", "fsl,imx35-gpio";
  211. reg = <0x53f88000 0x4000>;
  212. interrupts = <52 53>;
  213. gpio-controller;
  214. #gpio-cells = <2>;
  215. interrupt-controller;
  216. #interrupt-cells = <2>;
  217. gpio-ranges = <&iomuxc 0 75 8>, <&iomuxc 8 100 8>,
  218. <&iomuxc 16 83 1>, <&iomuxc 17 85 1>,
  219. <&iomuxc 18 87 1>, <&iomuxc 19 84 1>,
  220. <&iomuxc 20 88 1>, <&iomuxc 21 86 1>;
  221. };
  222. gpio3: gpio@53f8c000 {
  223. compatible = "fsl,imx50-gpio", "fsl,imx35-gpio";
  224. reg = <0x53f8c000 0x4000>;
  225. interrupts = <54 55>;
  226. gpio-controller;
  227. #gpio-cells = <2>;
  228. interrupt-controller;
  229. #interrupt-cells = <2>;
  230. gpio-ranges = <&iomuxc 0 108 32>;
  231. };
  232. gpio4: gpio@53f90000 {
  233. compatible = "fsl,imx50-gpio", "fsl,imx35-gpio";
  234. reg = <0x53f90000 0x4000>;
  235. interrupts = <56 57>;
  236. gpio-controller;
  237. #gpio-cells = <2>;
  238. interrupt-controller;
  239. #interrupt-cells = <2>;
  240. gpio-ranges = <&iomuxc 0 8 8>, <&iomuxc 8 45 12>,
  241. <&iomuxc 20 140 11>;
  242. };
  243. wdog1: watchdog@53f98000 {
  244. compatible = "fsl,imx50-wdt", "fsl,imx21-wdt";
  245. reg = <0x53f98000 0x4000>;
  246. interrupts = <58>;
  247. clocks = <&clks IMX5_CLK_DUMMY>;
  248. };
  249. gpt: timer@53fa0000 {
  250. compatible = "fsl,imx50-gpt", "fsl,imx31-gpt";
  251. reg = <0x53fa0000 0x4000>;
  252. interrupts = <39>;
  253. clocks = <&clks IMX5_CLK_GPT_IPG_GATE>,
  254. <&clks IMX5_CLK_GPT_HF_GATE>;
  255. clock-names = "ipg", "per";
  256. };
  257. iomuxc: iomuxc@53fa8000 {
  258. compatible = "fsl,imx50-iomuxc", "fsl,imx53-iomuxc";
  259. reg = <0x53fa8000 0x4000>;
  260. };
  261. pwm1: pwm@53fb4000 {
  262. #pwm-cells = <3>;
  263. compatible = "fsl,imx50-pwm", "fsl,imx27-pwm";
  264. reg = <0x53fb4000 0x4000>;
  265. clocks = <&clks IMX5_CLK_PWM1_IPG_GATE>,
  266. <&clks IMX5_CLK_PWM1_HF_GATE>;
  267. clock-names = "ipg", "per";
  268. interrupts = <61>;
  269. };
  270. pwm2: pwm@53fb8000 {
  271. #pwm-cells = <3>;
  272. compatible = "fsl,imx50-pwm", "fsl,imx27-pwm";
  273. reg = <0x53fb8000 0x4000>;
  274. clocks = <&clks IMX5_CLK_PWM2_IPG_GATE>,
  275. <&clks IMX5_CLK_PWM2_HF_GATE>;
  276. clock-names = "ipg", "per";
  277. interrupts = <94>;
  278. };
  279. uart1: serial@53fbc000 {
  280. compatible = "fsl,imx50-uart", "fsl,imx21-uart";
  281. reg = <0x53fbc000 0x4000>;
  282. interrupts = <31>;
  283. clocks = <&clks IMX5_CLK_UART1_IPG_GATE>,
  284. <&clks IMX5_CLK_UART1_PER_GATE>;
  285. clock-names = "ipg", "per";
  286. status = "disabled";
  287. };
  288. uart2: serial@53fc0000 {
  289. compatible = "fsl,imx50-uart", "fsl,imx21-uart";
  290. reg = <0x53fc0000 0x4000>;
  291. interrupts = <32>;
  292. clocks = <&clks IMX5_CLK_UART2_IPG_GATE>,
  293. <&clks IMX5_CLK_UART2_PER_GATE>;
  294. clock-names = "ipg", "per";
  295. status = "disabled";
  296. };
  297. src: reset-controller@53fd0000 {
  298. compatible = "fsl,imx50-src", "fsl,imx51-src";
  299. reg = <0x53fd0000 0x4000>;
  300. interrupts = <75>;
  301. #reset-cells = <1>;
  302. };
  303. clks: ccm@53fd4000{
  304. compatible = "fsl,imx50-ccm";
  305. reg = <0x53fd4000 0x4000>;
  306. interrupts = <0 71 0x04 0 72 0x04>;
  307. #clock-cells = <1>;
  308. };
  309. gpio5: gpio@53fdc000 {
  310. compatible = "fsl,imx50-gpio", "fsl,imx35-gpio";
  311. reg = <0x53fdc000 0x4000>;
  312. interrupts = <103 104>;
  313. gpio-controller;
  314. #gpio-cells = <2>;
  315. interrupt-controller;
  316. #interrupt-cells = <2>;
  317. gpio-ranges = <&iomuxc 0 57 18>, <&iomuxc 18 89 11>;
  318. };
  319. gpio6: gpio@53fe0000 {
  320. compatible = "fsl,imx50-gpio", "fsl,imx35-gpio";
  321. reg = <0x53fe0000 0x4000>;
  322. interrupts = <105 106>;
  323. gpio-controller;
  324. #gpio-cells = <2>;
  325. interrupt-controller;
  326. #interrupt-cells = <2>;
  327. gpio-ranges = <&iomuxc 0 27 18>, <&iomuxc 18 16 11>;
  328. };
  329. i2c3: i2c@53fec000 {
  330. #address-cells = <1>;
  331. #size-cells = <0>;
  332. compatible = "fsl,imx50-i2c", "fsl,imx21-i2c";
  333. reg = <0x53fec000 0x4000>;
  334. interrupts = <64>;
  335. clocks = <&clks IMX5_CLK_I2C3_GATE>;
  336. status = "disabled";
  337. };
  338. uart4: serial@53ff0000 {
  339. compatible = "fsl,imx50-uart", "fsl,imx21-uart";
  340. reg = <0x53ff0000 0x4000>;
  341. interrupts = <13>;
  342. clocks = <&clks IMX5_CLK_UART4_IPG_GATE>,
  343. <&clks IMX5_CLK_UART4_PER_GATE>;
  344. clock-names = "ipg", "per";
  345. status = "disabled";
  346. };
  347. };
  348. aips2: bus@60000000 { /* AIPS2 */
  349. compatible = "fsl,aips-bus", "simple-bus";
  350. #address-cells = <1>;
  351. #size-cells = <1>;
  352. reg = <0x60000000 0x10000000>;
  353. ranges;
  354. uart5: serial@63f90000 {
  355. compatible = "fsl,imx50-uart", "fsl,imx21-uart";
  356. reg = <0x63f90000 0x4000>;
  357. interrupts = <86>;
  358. clocks = <&clks IMX5_CLK_UART5_IPG_GATE>,
  359. <&clks IMX5_CLK_UART5_PER_GATE>;
  360. clock-names = "ipg", "per";
  361. status = "disabled";
  362. };
  363. owire: owire@63fa4000 {
  364. compatible = "fsl,imx50-owire", "fsl,imx21-owire";
  365. reg = <0x63fa4000 0x4000>;
  366. clocks = <&clks IMX5_CLK_OWIRE_GATE>;
  367. status = "disabled";
  368. };
  369. ecspi2: spi@63fac000 {
  370. #address-cells = <1>;
  371. #size-cells = <0>;
  372. compatible = "fsl,imx50-ecspi", "fsl,imx51-ecspi";
  373. reg = <0x63fac000 0x4000>;
  374. interrupts = <37>;
  375. clocks = <&clks IMX5_CLK_ECSPI2_IPG_GATE>,
  376. <&clks IMX5_CLK_ECSPI2_PER_GATE>;
  377. clock-names = "ipg", "per";
  378. status = "disabled";
  379. };
  380. sdma: dma-controller@63fb0000 {
  381. compatible = "fsl,imx50-sdma", "fsl,imx35-sdma";
  382. reg = <0x63fb0000 0x4000>;
  383. interrupts = <6>;
  384. clocks = <&clks IMX5_CLK_SDMA_GATE>,
  385. <&clks IMX5_CLK_AHB>;
  386. clock-names = "ipg", "ahb";
  387. #dma-cells = <3>;
  388. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx50.bin";
  389. };
  390. cspi: spi@63fc0000 {
  391. #address-cells = <1>;
  392. #size-cells = <0>;
  393. compatible = "fsl,imx50-cspi", "fsl,imx35-cspi";
  394. reg = <0x63fc0000 0x4000>;
  395. interrupts = <38>;
  396. clocks = <&clks IMX5_CLK_CSPI_IPG_GATE>,
  397. <&clks IMX5_CLK_CSPI_IPG_GATE>;
  398. clock-names = "ipg", "per";
  399. status = "disabled";
  400. };
  401. i2c2: i2c@63fc4000 {
  402. #address-cells = <1>;
  403. #size-cells = <0>;
  404. compatible = "fsl,imx50-i2c", "fsl,imx21-i2c";
  405. reg = <0x63fc4000 0x4000>;
  406. interrupts = <63>;
  407. clocks = <&clks IMX5_CLK_I2C2_GATE>;
  408. status = "disabled";
  409. };
  410. i2c1: i2c@63fc8000 {
  411. #address-cells = <1>;
  412. #size-cells = <0>;
  413. compatible = "fsl,imx50-i2c", "fsl,imx21-i2c";
  414. reg = <0x63fc8000 0x4000>;
  415. interrupts = <62>;
  416. clocks = <&clks IMX5_CLK_I2C1_GATE>;
  417. status = "disabled";
  418. };
  419. ssi1: ssi@63fcc000 {
  420. #sound-dai-cells = <0>;
  421. compatible = "fsl,imx50-ssi", "fsl,imx51-ssi",
  422. "fsl,imx21-ssi";
  423. reg = <0x63fcc000 0x4000>;
  424. interrupts = <29>;
  425. clocks = <&clks IMX5_CLK_SSI1_IPG_GATE>;
  426. dmas = <&sdma 28 0 0>,
  427. <&sdma 29 0 0>;
  428. dma-names = "rx", "tx";
  429. fsl,fifo-depth = <15>;
  430. status = "disabled";
  431. };
  432. audmux: audmux@63fd0000 {
  433. compatible = "fsl,imx50-audmux", "fsl,imx31-audmux";
  434. reg = <0x63fd0000 0x4000>;
  435. status = "disabled";
  436. };
  437. fec: ethernet@63fec000 {
  438. compatible = "fsl,imx53-fec", "fsl,imx25-fec";
  439. reg = <0x63fec000 0x4000>;
  440. interrupts = <87>;
  441. clocks = <&clks IMX5_CLK_FEC_GATE>,
  442. <&clks IMX5_CLK_FEC_GATE>,
  443. <&clks IMX5_CLK_FEC_GATE>;
  444. clock-names = "ipg", "ahb", "ptp";
  445. status = "disabled";
  446. };
  447. };
  448. };
  449. };