imx31.dtsi 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371
  1. // SPDX-License-Identifier: GPL-2.0+
  2. //
  3. // Copyright 2016-2018 Vladimir Zapolskiy <[email protected]>
  4. // Copyright 2012 Denis 'GNUtoo' Carikli <[email protected]>
  5. / {
  6. #address-cells = <1>;
  7. #size-cells = <1>;
  8. /*
  9. * The decompressor and also some bootloaders rely on a
  10. * pre-existing /chosen node to be available to insert the
  11. * command line and merge other ATAGS info.
  12. */
  13. chosen {};
  14. aliases {
  15. gpio0 = &gpio1;
  16. gpio1 = &gpio2;
  17. gpio2 = &gpio3;
  18. i2c0 = &i2c1;
  19. i2c1 = &i2c2;
  20. i2c2 = &i2c3;
  21. serial0 = &uart1;
  22. serial1 = &uart2;
  23. serial2 = &uart3;
  24. serial3 = &uart4;
  25. serial4 = &uart5;
  26. spi0 = &spi1;
  27. spi1 = &spi2;
  28. spi2 = &spi3;
  29. };
  30. cpus {
  31. #address-cells = <1>;
  32. #size-cells = <0>;
  33. cpu@0 {
  34. compatible = "arm,arm1136jf-s";
  35. device_type = "cpu";
  36. reg = <0>;
  37. };
  38. };
  39. avic: interrupt-controller@68000000 {
  40. compatible = "fsl,imx31-avic", "fsl,avic";
  41. interrupt-controller;
  42. #interrupt-cells = <1>;
  43. reg = <0x68000000 0x100000>;
  44. };
  45. soc: soc {
  46. #address-cells = <1>;
  47. #size-cells = <1>;
  48. compatible = "simple-bus";
  49. interrupt-parent = <&avic>;
  50. ranges;
  51. iram: sram@1fffc000 {
  52. compatible = "mmio-sram";
  53. reg = <0x1fffc000 0x4000>;
  54. #address-cells = <1>;
  55. #size-cells = <1>;
  56. ranges = <0 0x1fffc000 0x4000>;
  57. };
  58. aips1: bus@43f00000 { /* AIPS1 */
  59. compatible = "fsl,aips-bus", "simple-bus";
  60. #address-cells = <1>;
  61. #size-cells = <1>;
  62. reg = <0x43f00000 0x100000>;
  63. ranges;
  64. i2c1: i2c@43f80000 {
  65. compatible = "fsl,imx31-i2c", "fsl,imx21-i2c";
  66. reg = <0x43f80000 0x4000>;
  67. interrupts = <10>;
  68. clocks = <&clks 33>;
  69. #address-cells = <1>;
  70. #size-cells = <0>;
  71. status = "disabled";
  72. };
  73. i2c3: i2c@43f84000 {
  74. compatible = "fsl,imx31-i2c", "fsl,imx21-i2c";
  75. reg = <0x43f84000 0x4000>;
  76. interrupts = <3>;
  77. clocks = <&clks 35>;
  78. #address-cells = <1>;
  79. #size-cells = <0>;
  80. status = "disabled";
  81. };
  82. ata: ata@43f8c000 {
  83. compatible = "fsl,imx31-pata", "fsl,imx27-pata";
  84. reg = <0x43f8c000 0x4000>;
  85. interrupts = <15>;
  86. clocks = <&clks 26>;
  87. status = "disabled";
  88. };
  89. uart1: serial@43f90000 {
  90. compatible = "fsl,imx31-uart", "fsl,imx21-uart";
  91. reg = <0x43f90000 0x4000>;
  92. interrupts = <45>;
  93. clocks = <&clks 10>, <&clks 30>;
  94. clock-names = "ipg", "per";
  95. status = "disabled";
  96. };
  97. uart2: serial@43f94000 {
  98. compatible = "fsl,imx31-uart", "fsl,imx21-uart";
  99. reg = <0x43f94000 0x4000>;
  100. interrupts = <32>;
  101. clocks = <&clks 10>, <&clks 31>;
  102. clock-names = "ipg", "per";
  103. status = "disabled";
  104. };
  105. i2c2: i2c@43f98000 {
  106. compatible = "fsl,imx31-i2c", "fsl,imx21-i2c";
  107. reg = <0x43f98000 0x4000>;
  108. interrupts = <4>;
  109. clocks = <&clks 34>;
  110. #address-cells = <1>;
  111. #size-cells = <0>;
  112. status = "disabled";
  113. };
  114. spi1: spi@43fa4000 {
  115. compatible = "fsl,imx31-cspi";
  116. reg = <0x43fa4000 0x4000>;
  117. interrupts = <14>;
  118. clocks = <&clks 10>, <&clks 53>;
  119. clock-names = "ipg", "per";
  120. dmas = <&sdma 8 8 0>, <&sdma 9 8 0>;
  121. dma-names = "rx", "tx";
  122. #address-cells = <1>;
  123. #size-cells = <0>;
  124. status = "disabled";
  125. };
  126. kpp: kpp@43fa8000 {
  127. compatible = "fsl,imx31-kpp", "fsl,imx21-kpp";
  128. reg = <0x43fa8000 0x4000>;
  129. interrupts = <24>;
  130. clocks = <&clks 46>;
  131. status = "disabled";
  132. };
  133. uart4: serial@43fb0000 {
  134. compatible = "fsl,imx31-uart", "fsl,imx21-uart";
  135. reg = <0x43fb0000 0x4000>;
  136. clocks = <&clks 10>, <&clks 49>;
  137. clock-names = "ipg", "per";
  138. interrupts = <46>;
  139. status = "disabled";
  140. };
  141. uart5: serial@43fb4000 {
  142. compatible = "fsl,imx31-uart", "fsl,imx21-uart";
  143. reg = <0x43fb4000 0x4000>;
  144. interrupts = <47>;
  145. clocks = <&clks 10>, <&clks 50>;
  146. clock-names = "ipg", "per";
  147. status = "disabled";
  148. };
  149. };
  150. spba-bus@50000000 {
  151. compatible = "fsl,spba-bus", "simple-bus";
  152. #address-cells = <1>;
  153. #size-cells = <1>;
  154. reg = <0x50000000 0x100000>;
  155. ranges;
  156. sdhci1: mmc@50004000 {
  157. compatible = "fsl,imx31-mmc";
  158. reg = <0x50004000 0x4000>;
  159. interrupts = <9>;
  160. clocks = <&clks 10>, <&clks 20>;
  161. clock-names = "ipg", "per";
  162. dmas = <&sdma 20 3 0>;
  163. dma-names = "rx-tx";
  164. status = "disabled";
  165. };
  166. sdhci2: mmc@50008000 {
  167. compatible = "fsl,imx31-mmc";
  168. reg = <0x50008000 0x4000>;
  169. interrupts = <8>;
  170. clocks = <&clks 10>, <&clks 21>;
  171. clock-names = "ipg", "per";
  172. dmas = <&sdma 21 3 0>;
  173. dma-names = "rx-tx";
  174. status = "disabled";
  175. };
  176. uart3: serial@5000c000 {
  177. compatible = "fsl,imx31-uart", "fsl,imx21-uart";
  178. reg = <0x5000c000 0x4000>;
  179. interrupts = <18>;
  180. clocks = <&clks 10>, <&clks 48>;
  181. clock-names = "ipg", "per";
  182. status = "disabled";
  183. };
  184. spi2: spi@50010000 {
  185. compatible = "fsl,imx31-cspi";
  186. reg = <0x50010000 0x4000>;
  187. interrupts = <13>;
  188. clocks = <&clks 10>, <&clks 54>;
  189. clock-names = "ipg", "per";
  190. dmas = <&sdma 6 8 0>, <&sdma 7 8 0>;
  191. dma-names = "rx", "tx";
  192. #address-cells = <1>;
  193. #size-cells = <0>;
  194. status = "disabled";
  195. };
  196. iim: efuse@5001c000 {
  197. compatible = "fsl,imx31-iim", "fsl,imx27-iim";
  198. reg = <0x5001c000 0x1000>;
  199. interrupts = <19>;
  200. clocks = <&clks 25>;
  201. };
  202. };
  203. bus@53f00000 { /* AIPS2 */
  204. compatible = "fsl,aips-bus", "simple-bus";
  205. #address-cells = <1>;
  206. #size-cells = <1>;
  207. reg = <0x53f00000 0x100000>;
  208. ranges;
  209. clks: ccm@53f80000{
  210. compatible = "fsl,imx31-ccm";
  211. reg = <0x53f80000 0x4000>;
  212. interrupts = <31>, <53>;
  213. #clock-cells = <1>;
  214. };
  215. spi3: spi@53f84000 {
  216. compatible = "fsl,imx31-cspi";
  217. reg = <0x53f84000 0x4000>;
  218. interrupts = <17>;
  219. clocks = <&clks 10>, <&clks 28>;
  220. clock-names = "ipg", "per";
  221. dmas = <&sdma 10 8 0>, <&sdma 11 8 0>;
  222. dma-names = "rx", "tx";
  223. #address-cells = <1>;
  224. #size-cells = <0>;
  225. status = "disabled";
  226. };
  227. gpt: timer@53f90000 {
  228. compatible = "fsl,imx31-gpt";
  229. reg = <0x53f90000 0x4000>;
  230. interrupts = <29>;
  231. clocks = <&clks 10>, <&clks 22>;
  232. clock-names = "ipg", "per";
  233. };
  234. gpio3: gpio@53fa4000 {
  235. compatible = "fsl,imx31-gpio";
  236. reg = <0x53fa4000 0x4000>;
  237. interrupts = <56>;
  238. gpio-controller;
  239. #gpio-cells = <2>;
  240. interrupt-controller;
  241. #interrupt-cells = <2>;
  242. };
  243. rng@53fb0000 {
  244. compatible = "fsl,imx31-rnga";
  245. reg = <0x53fb0000 0x4000>;
  246. interrupts = <22>;
  247. clocks = <&clks 29>;
  248. };
  249. gpio1: gpio@53fcc000 {
  250. compatible = "fsl,imx31-gpio";
  251. reg = <0x53fcc000 0x4000>;
  252. interrupts = <52>;
  253. gpio-controller;
  254. #gpio-cells = <2>;
  255. interrupt-controller;
  256. #interrupt-cells = <2>;
  257. };
  258. gpio2: gpio@53fd0000 {
  259. compatible = "fsl,imx31-gpio";
  260. reg = <0x53fd0000 0x4000>;
  261. interrupts = <51>;
  262. gpio-controller;
  263. #gpio-cells = <2>;
  264. interrupt-controller;
  265. #interrupt-cells = <2>;
  266. };
  267. sdma: dma-controller@53fd4000 {
  268. compatible = "fsl,imx31-sdma";
  269. reg = <0x53fd4000 0x4000>;
  270. interrupts = <34>;
  271. clocks = <&clks 10>, <&clks 27>;
  272. clock-names = "ipg", "ahb";
  273. #dma-cells = <3>;
  274. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx31.bin";
  275. };
  276. rtc: rtc@53fd8000 {
  277. compatible = "fsl,imx31-rtc", "fsl,imx21-rtc";
  278. reg = <0x53fd8000 0x4000>;
  279. interrupts = <25>;
  280. clocks = <&clks 2>, <&clks 40>;
  281. clock-names = "ref", "ipg";
  282. };
  283. wdog: watchdog@53fdc000 {
  284. compatible = "fsl,imx31-wdt", "fsl,imx21-wdt";
  285. reg = <0x53fdc000 0x4000>;
  286. clocks = <&clks 41>;
  287. interrupts = <55>;
  288. };
  289. pwm: pwm@53fe0000 {
  290. compatible = "fsl,imx31-pwm", "fsl,imx27-pwm";
  291. reg = <0x53fe0000 0x4000>;
  292. interrupts = <26>;
  293. clocks = <&clks 10>, <&clks 42>;
  294. clock-names = "ipg", "per";
  295. #pwm-cells = <3>;
  296. status = "disabled";
  297. };
  298. };
  299. emi@b8000000 { /* External Memory Interface */
  300. compatible = "simple-bus";
  301. reg = <0xb8000000 0x5000>;
  302. ranges;
  303. #address-cells = <1>;
  304. #size-cells = <1>;
  305. nfc: nand@b8000000 {
  306. compatible = "fsl,imx31-nand", "fsl,imx27-nand";
  307. reg = <0xb8000000 0x1000>;
  308. interrupts = <33>;
  309. clocks = <&clks 9>;
  310. dmas = <&sdma 30 17 0>;
  311. dma-names = "rx-tx";
  312. #address-cells = <1>;
  313. #size-cells = <1>;
  314. status = "disabled";
  315. };
  316. weim: weim@b8002000 {
  317. compatible = "fsl,imx31-weim", "fsl,imx27-weim";
  318. reg = <0xb8002000 0x1000>;
  319. clocks = <&clks 56>;
  320. #address-cells = <2>;
  321. #size-cells = <1>;
  322. ranges = <0 0 0xa0000000 0x08000000
  323. 1 0 0xa8000000 0x08000000
  324. 2 0 0xb0000000 0x02000000
  325. 3 0 0xb2000000 0x02000000
  326. 4 0 0xb4000000 0x02000000
  327. 5 0 0xb6000000 0x02000000>;
  328. status = "disabled";
  329. };
  330. };
  331. };
  332. };