dra7xx-clocks.dtsi 51 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Device Tree Source for DRA7xx clock data
  4. *
  5. * Copyright (C) 2013 Texas Instruments, Inc.
  6. */
  7. &cm_core_aon_clocks {
  8. atl_clkin0_ck: clock-atl-clkin0 {
  9. #clock-cells = <0>;
  10. compatible = "ti,dra7-atl-clock";
  11. clock-output-names = "atl_clkin0_ck";
  12. clocks = <&atl_clkctrl DRA7_ATL_ATL_CLKCTRL 26>;
  13. };
  14. atl_clkin1_ck: clock-atl-clkin1 {
  15. #clock-cells = <0>;
  16. compatible = "ti,dra7-atl-clock";
  17. clock-output-names = "atl_clkin1_ck";
  18. clocks = <&atl_clkctrl DRA7_ATL_ATL_CLKCTRL 26>;
  19. };
  20. atl_clkin2_ck: clock-atl-clkin2 {
  21. #clock-cells = <0>;
  22. compatible = "ti,dra7-atl-clock";
  23. clock-output-names = "atl_clkin2_ck";
  24. clocks = <&atl_clkctrl DRA7_ATL_ATL_CLKCTRL 26>;
  25. };
  26. atl_clkin3_ck: clock-atl-clkin3 {
  27. #clock-cells = <0>;
  28. compatible = "ti,dra7-atl-clock";
  29. clock-output-names = "atl_clkin3_ck";
  30. clocks = <&atl_clkctrl DRA7_ATL_ATL_CLKCTRL 26>;
  31. };
  32. hdmi_clkin_ck: clock-hdmi-clkin {
  33. #clock-cells = <0>;
  34. compatible = "fixed-clock";
  35. clock-output-names = "hdmi_clkin_ck";
  36. clock-frequency = <0>;
  37. };
  38. mlb_clkin_ck: clock-mlb-clkin {
  39. #clock-cells = <0>;
  40. compatible = "fixed-clock";
  41. clock-output-names = "mlb_clkin_ck";
  42. clock-frequency = <0>;
  43. };
  44. mlbp_clkin_ck: clock-mlbp-clkin {
  45. #clock-cells = <0>;
  46. compatible = "fixed-clock";
  47. clock-output-names = "mlbp_clkin_ck";
  48. clock-frequency = <0>;
  49. };
  50. pciesref_acs_clk_ck: clock-pciesref-acs {
  51. #clock-cells = <0>;
  52. compatible = "fixed-clock";
  53. clock-output-names = "pciesref_acs_clk_ck";
  54. clock-frequency = <100000000>;
  55. };
  56. ref_clkin0_ck: clock-ref-clkin0 {
  57. #clock-cells = <0>;
  58. compatible = "fixed-clock";
  59. clock-output-names = "ref_clkin0_ck";
  60. clock-frequency = <0>;
  61. };
  62. ref_clkin1_ck: clock-ref-clkin1 {
  63. #clock-cells = <0>;
  64. compatible = "fixed-clock";
  65. clock-output-names = "ref_clkin1_ck";
  66. clock-frequency = <0>;
  67. };
  68. ref_clkin2_ck: clock-ref-clkin2 {
  69. #clock-cells = <0>;
  70. compatible = "fixed-clock";
  71. clock-output-names = "ref_clkin2_ck";
  72. clock-frequency = <0>;
  73. };
  74. ref_clkin3_ck: clock-ref-clkin3 {
  75. #clock-cells = <0>;
  76. compatible = "fixed-clock";
  77. clock-output-names = "ref_clkin3_ck";
  78. clock-frequency = <0>;
  79. };
  80. rmii_clk_ck: clock-rmii {
  81. #clock-cells = <0>;
  82. compatible = "fixed-clock";
  83. clock-output-names = "rmii_clk_ck";
  84. clock-frequency = <0>;
  85. };
  86. sdvenc_clkin_ck: clock-sdvenc-clkin {
  87. #clock-cells = <0>;
  88. compatible = "fixed-clock";
  89. clock-output-names = "sdvenc_clkin_ck";
  90. clock-frequency = <0>;
  91. };
  92. secure_32k_clk_src_ck: clock-secure-32k-clk-src {
  93. #clock-cells = <0>;
  94. compatible = "fixed-clock";
  95. clock-output-names = "secure_32k_clk_src_ck";
  96. clock-frequency = <32768>;
  97. };
  98. sys_clk32_crystal_ck: clock-sys-clk32-crystal {
  99. #clock-cells = <0>;
  100. compatible = "fixed-clock";
  101. clock-output-names = "sys_clk32_crystal_ck";
  102. clock-frequency = <32768>;
  103. };
  104. sys_clk32_pseudo_ck: clock-sys-clk32-pseudo {
  105. #clock-cells = <0>;
  106. compatible = "fixed-factor-clock";
  107. clock-output-names = "sys_clk32_pseudo_ck";
  108. clocks = <&sys_clkin1>;
  109. clock-mult = <1>;
  110. clock-div = <610>;
  111. };
  112. virt_12000000_ck: clock-virt-12000000 {
  113. #clock-cells = <0>;
  114. compatible = "fixed-clock";
  115. clock-output-names = "virt_12000000_ck";
  116. clock-frequency = <12000000>;
  117. };
  118. virt_13000000_ck: clock-virt-13000000 {
  119. #clock-cells = <0>;
  120. compatible = "fixed-clock";
  121. clock-output-names = "virt_13000000_ck";
  122. clock-frequency = <13000000>;
  123. };
  124. virt_16800000_ck: clock-virt-16800000 {
  125. #clock-cells = <0>;
  126. compatible = "fixed-clock";
  127. clock-output-names = "virt_16800000_ck";
  128. clock-frequency = <16800000>;
  129. };
  130. virt_19200000_ck: clock-virt-19200000 {
  131. #clock-cells = <0>;
  132. compatible = "fixed-clock";
  133. clock-output-names = "virt_19200000_ck";
  134. clock-frequency = <19200000>;
  135. };
  136. virt_20000000_ck: clock-virt-20000000 {
  137. #clock-cells = <0>;
  138. compatible = "fixed-clock";
  139. clock-output-names = "virt_20000000_ck";
  140. clock-frequency = <20000000>;
  141. };
  142. virt_26000000_ck: clock-virt-26000000 {
  143. #clock-cells = <0>;
  144. compatible = "fixed-clock";
  145. clock-output-names = "virt_26000000_ck";
  146. clock-frequency = <26000000>;
  147. };
  148. virt_27000000_ck: clock-virt-27000000 {
  149. #clock-cells = <0>;
  150. compatible = "fixed-clock";
  151. clock-output-names = "virt_27000000_ck";
  152. clock-frequency = <27000000>;
  153. };
  154. virt_38400000_ck: clock-virt-38400000 {
  155. #clock-cells = <0>;
  156. compatible = "fixed-clock";
  157. clock-output-names = "virt_38400000_ck";
  158. clock-frequency = <38400000>;
  159. };
  160. sys_clkin2: clock-sys-clkin2 {
  161. #clock-cells = <0>;
  162. compatible = "fixed-clock";
  163. clock-output-names = "sys_clkin2";
  164. clock-frequency = <22579200>;
  165. };
  166. usb_otg_clkin_ck: clock-usb-otg-clkin {
  167. #clock-cells = <0>;
  168. compatible = "fixed-clock";
  169. clock-output-names = "usb_otg_clkin_ck";
  170. clock-frequency = <0>;
  171. };
  172. video1_clkin_ck: clock-video1-clkin {
  173. #clock-cells = <0>;
  174. compatible = "fixed-clock";
  175. clock-output-names = "video1_clkin_ck";
  176. clock-frequency = <0>;
  177. };
  178. video1_m2_clkin_ck: clock-video1-m2-clkin {
  179. #clock-cells = <0>;
  180. compatible = "fixed-clock";
  181. clock-output-names = "video1_m2_clkin_ck";
  182. clock-frequency = <0>;
  183. };
  184. video2_clkin_ck: clock-video2-clkin {
  185. #clock-cells = <0>;
  186. compatible = "fixed-clock";
  187. clock-output-names = "video2_clkin_ck";
  188. clock-frequency = <0>;
  189. };
  190. video2_m2_clkin_ck: clock-video2-m2-clkin {
  191. #clock-cells = <0>;
  192. compatible = "fixed-clock";
  193. clock-output-names = "video2_m2_clkin_ck";
  194. clock-frequency = <0>;
  195. };
  196. dpll_abe_ck: clock@1e0 {
  197. #clock-cells = <0>;
  198. compatible = "ti,omap4-dpll-m4xen-clock";
  199. clock-output-names = "dpll_abe_ck";
  200. clocks = <&abe_dpll_clk_mux>, <&abe_dpll_bypass_clk_mux>;
  201. reg = <0x01e0>, <0x01e4>, <0x01ec>, <0x01e8>;
  202. };
  203. dpll_abe_x2_ck: clock-dpll-abe-x2 {
  204. #clock-cells = <0>;
  205. compatible = "ti,omap4-dpll-x2-clock";
  206. clock-output-names = "dpll_abe_x2_ck";
  207. clocks = <&dpll_abe_ck>;
  208. };
  209. dpll_abe_m2x2_ck: clock-dpll-abe-m2x2-8@1f0 {
  210. #clock-cells = <0>;
  211. compatible = "ti,divider-clock";
  212. clock-output-names = "dpll_abe_m2x2_ck";
  213. clocks = <&dpll_abe_x2_ck>;
  214. ti,max-div = <31>;
  215. ti,autoidle-shift = <8>;
  216. reg = <0x01f0>;
  217. ti,index-starts-at-one;
  218. ti,invert-autoidle-bit;
  219. };
  220. abe_clk: clock-abe@108 {
  221. #clock-cells = <0>;
  222. compatible = "ti,divider-clock";
  223. clock-output-names = "abe_clk";
  224. clocks = <&dpll_abe_m2x2_ck>;
  225. ti,max-div = <4>;
  226. reg = <0x0108>;
  227. ti,index-power-of-two;
  228. };
  229. dpll_abe_m2_ck: clock-dpll-abe-m2-8@1f0 {
  230. #clock-cells = <0>;
  231. compatible = "ti,divider-clock";
  232. clock-output-names = "dpll_abe_m2_ck";
  233. clocks = <&dpll_abe_ck>;
  234. ti,max-div = <31>;
  235. ti,autoidle-shift = <8>;
  236. reg = <0x01f0>;
  237. ti,index-starts-at-one;
  238. ti,invert-autoidle-bit;
  239. };
  240. dpll_abe_m3x2_ck: clock-dpll-abe-m3x2-8@1f4 {
  241. #clock-cells = <0>;
  242. compatible = "ti,divider-clock";
  243. clock-output-names = "dpll_abe_m3x2_ck";
  244. clocks = <&dpll_abe_x2_ck>;
  245. ti,max-div = <31>;
  246. ti,autoidle-shift = <8>;
  247. reg = <0x01f4>;
  248. ti,index-starts-at-one;
  249. ti,invert-autoidle-bit;
  250. };
  251. dpll_core_byp_mux: clock-dpll-core-byp-mux-23@12c {
  252. #clock-cells = <0>;
  253. compatible = "ti,mux-clock";
  254. clock-output-names = "dpll_core_byp_mux";
  255. clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>;
  256. ti,bit-shift = <23>;
  257. reg = <0x012c>;
  258. };
  259. dpll_core_ck: clock@120 {
  260. #clock-cells = <0>;
  261. compatible = "ti,omap4-dpll-core-clock";
  262. clock-output-names = "dpll_core_ck";
  263. clocks = <&sys_clkin1>, <&dpll_core_byp_mux>;
  264. reg = <0x0120>, <0x0124>, <0x012c>, <0x0128>;
  265. };
  266. dpll_core_x2_ck: clock-dpll-core-x2 {
  267. #clock-cells = <0>;
  268. compatible = "ti,omap4-dpll-x2-clock";
  269. clock-output-names = "dpll_core_x2_ck";
  270. clocks = <&dpll_core_ck>;
  271. };
  272. dpll_core_h12x2_ck: clock-dpll-core-h12x2-8@13c {
  273. #clock-cells = <0>;
  274. compatible = "ti,divider-clock";
  275. clock-output-names = "dpll_core_h12x2_ck";
  276. clocks = <&dpll_core_x2_ck>;
  277. ti,max-div = <63>;
  278. ti,autoidle-shift = <8>;
  279. reg = <0x013c>;
  280. ti,index-starts-at-one;
  281. ti,invert-autoidle-bit;
  282. };
  283. mpu_dpll_hs_clk_div: clock-mpu-dpll-hs-clk-div {
  284. #clock-cells = <0>;
  285. compatible = "fixed-factor-clock";
  286. clock-output-names = "mpu_dpll_hs_clk_div";
  287. clocks = <&dpll_core_h12x2_ck>;
  288. clock-mult = <1>;
  289. clock-div = <1>;
  290. };
  291. dpll_mpu_ck: clock@160 {
  292. #clock-cells = <0>;
  293. compatible = "ti,omap5-mpu-dpll-clock";
  294. clock-output-names = "dpll_mpu_ck";
  295. clocks = <&sys_clkin1>, <&mpu_dpll_hs_clk_div>;
  296. reg = <0x0160>, <0x0164>, <0x016c>, <0x0168>;
  297. };
  298. dpll_mpu_m2_ck: clock-dpll-mpu-m2-8@170 {
  299. #clock-cells = <0>;
  300. compatible = "ti,divider-clock";
  301. clock-output-names = "dpll_mpu_m2_ck";
  302. clocks = <&dpll_mpu_ck>;
  303. ti,max-div = <31>;
  304. ti,autoidle-shift = <8>;
  305. reg = <0x0170>;
  306. ti,index-starts-at-one;
  307. ti,invert-autoidle-bit;
  308. };
  309. mpu_dclk_div: clock-mpu-dclk-div {
  310. #clock-cells = <0>;
  311. compatible = "fixed-factor-clock";
  312. clock-output-names = "mpu_dclk_div";
  313. clocks = <&dpll_mpu_m2_ck>;
  314. clock-mult = <1>;
  315. clock-div = <1>;
  316. };
  317. dsp_dpll_hs_clk_div: clock-dsp-dpll-hs-clk-div {
  318. #clock-cells = <0>;
  319. compatible = "fixed-factor-clock";
  320. clock-output-names = "dsp_dpll_hs_clk_div";
  321. clocks = <&dpll_core_h12x2_ck>;
  322. clock-mult = <1>;
  323. clock-div = <1>;
  324. };
  325. dpll_dsp_byp_mux: clock-dpll-dsp-byp-mux-23@240 {
  326. #clock-cells = <0>;
  327. compatible = "ti,mux-clock";
  328. clock-output-names = "dpll_dsp_byp_mux";
  329. clocks = <&sys_clkin1>, <&dsp_dpll_hs_clk_div>;
  330. ti,bit-shift = <23>;
  331. reg = <0x0240>;
  332. };
  333. dpll_dsp_ck: clock@234 {
  334. #clock-cells = <0>;
  335. compatible = "ti,omap4-dpll-clock";
  336. clock-output-names = "dpll_dsp_ck";
  337. clocks = <&sys_clkin1>, <&dpll_dsp_byp_mux>;
  338. reg = <0x0234>, <0x0238>, <0x0240>, <0x023c>;
  339. assigned-clocks = <&dpll_dsp_ck>;
  340. assigned-clock-rates = <600000000>;
  341. };
  342. dpll_dsp_m2_ck: clock-dpll-dsp-m2-8@244 {
  343. #clock-cells = <0>;
  344. compatible = "ti,divider-clock";
  345. clock-output-names = "dpll_dsp_m2_ck";
  346. clocks = <&dpll_dsp_ck>;
  347. ti,max-div = <31>;
  348. ti,autoidle-shift = <8>;
  349. reg = <0x0244>;
  350. ti,index-starts-at-one;
  351. ti,invert-autoidle-bit;
  352. assigned-clocks = <&dpll_dsp_m2_ck>;
  353. assigned-clock-rates = <600000000>;
  354. };
  355. iva_dpll_hs_clk_div: clock-iva-dpll-hs-clk-div {
  356. #clock-cells = <0>;
  357. compatible = "fixed-factor-clock";
  358. clock-output-names = "iva_dpll_hs_clk_div";
  359. clocks = <&dpll_core_h12x2_ck>;
  360. clock-mult = <1>;
  361. clock-div = <1>;
  362. };
  363. dpll_iva_byp_mux: clock-dpll-iva-byp-mux-23@1ac {
  364. #clock-cells = <0>;
  365. compatible = "ti,mux-clock";
  366. clock-output-names = "dpll_iva_byp_mux";
  367. clocks = <&sys_clkin1>, <&iva_dpll_hs_clk_div>;
  368. ti,bit-shift = <23>;
  369. reg = <0x01ac>;
  370. };
  371. dpll_iva_ck: clock@1a0 {
  372. #clock-cells = <0>;
  373. compatible = "ti,omap4-dpll-clock";
  374. clock-output-names = "dpll_iva_ck";
  375. clocks = <&sys_clkin1>, <&dpll_iva_byp_mux>;
  376. reg = <0x01a0>, <0x01a4>, <0x01ac>, <0x01a8>;
  377. assigned-clocks = <&dpll_iva_ck>;
  378. assigned-clock-rates = <1165000000>;
  379. };
  380. dpll_iva_m2_ck: clock-dpll-iva-m2-8@1b0 {
  381. #clock-cells = <0>;
  382. compatible = "ti,divider-clock";
  383. clock-output-names = "dpll_iva_m2_ck";
  384. clocks = <&dpll_iva_ck>;
  385. ti,max-div = <31>;
  386. ti,autoidle-shift = <8>;
  387. reg = <0x01b0>;
  388. ti,index-starts-at-one;
  389. ti,invert-autoidle-bit;
  390. assigned-clocks = <&dpll_iva_m2_ck>;
  391. assigned-clock-rates = <388333334>;
  392. };
  393. iva_dclk: clock-iva-dclk {
  394. #clock-cells = <0>;
  395. compatible = "fixed-factor-clock";
  396. clock-output-names = "iva_dclk";
  397. clocks = <&dpll_iva_m2_ck>;
  398. clock-mult = <1>;
  399. clock-div = <1>;
  400. };
  401. dpll_gpu_byp_mux: clock-dpll-gpu-byp-mux-23@2e4 {
  402. #clock-cells = <0>;
  403. compatible = "ti,mux-clock";
  404. clock-output-names = "dpll_gpu_byp_mux";
  405. clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>;
  406. ti,bit-shift = <23>;
  407. reg = <0x02e4>;
  408. };
  409. dpll_gpu_ck: clock@2d8 {
  410. #clock-cells = <0>;
  411. compatible = "ti,omap4-dpll-clock";
  412. clock-output-names = "dpll_gpu_ck";
  413. clocks = <&sys_clkin1>, <&dpll_gpu_byp_mux>;
  414. reg = <0x02d8>, <0x02dc>, <0x02e4>, <0x02e0>;
  415. assigned-clocks = <&dpll_gpu_ck>;
  416. assigned-clock-rates = <1277000000>;
  417. };
  418. dpll_gpu_m2_ck: clock-dpll-gpu-m2-8@2e8 {
  419. #clock-cells = <0>;
  420. compatible = "ti,divider-clock";
  421. clock-output-names = "dpll_gpu_m2_ck";
  422. clocks = <&dpll_gpu_ck>;
  423. ti,max-div = <31>;
  424. ti,autoidle-shift = <8>;
  425. reg = <0x02e8>;
  426. ti,index-starts-at-one;
  427. ti,invert-autoidle-bit;
  428. assigned-clocks = <&dpll_gpu_m2_ck>;
  429. assigned-clock-rates = <425666667>;
  430. };
  431. dpll_core_m2_ck: clock-dpll-core-m2-8@130 {
  432. #clock-cells = <0>;
  433. compatible = "ti,divider-clock";
  434. clock-output-names = "dpll_core_m2_ck";
  435. clocks = <&dpll_core_ck>;
  436. ti,max-div = <31>;
  437. ti,autoidle-shift = <8>;
  438. reg = <0x0130>;
  439. ti,index-starts-at-one;
  440. ti,invert-autoidle-bit;
  441. };
  442. core_dpll_out_dclk_div: clock-core-dpll-out-dclk-div {
  443. #clock-cells = <0>;
  444. compatible = "fixed-factor-clock";
  445. clock-output-names = "core_dpll_out_dclk_div";
  446. clocks = <&dpll_core_m2_ck>;
  447. clock-mult = <1>;
  448. clock-div = <1>;
  449. };
  450. dpll_ddr_byp_mux: clock-dpll-ddr-byp-mux-23@21c {
  451. #clock-cells = <0>;
  452. compatible = "ti,mux-clock";
  453. clock-output-names = "dpll_ddr_byp_mux";
  454. clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>;
  455. ti,bit-shift = <23>;
  456. reg = <0x021c>;
  457. };
  458. dpll_ddr_ck: clock@210 {
  459. #clock-cells = <0>;
  460. compatible = "ti,omap4-dpll-clock";
  461. clock-output-names = "dpll_ddr_ck";
  462. clocks = <&sys_clkin1>, <&dpll_ddr_byp_mux>;
  463. reg = <0x0210>, <0x0214>, <0x021c>, <0x0218>;
  464. };
  465. dpll_ddr_m2_ck: clock-dpll-ddr-m2-8@220 {
  466. #clock-cells = <0>;
  467. compatible = "ti,divider-clock";
  468. clock-output-names = "dpll_ddr_m2_ck";
  469. clocks = <&dpll_ddr_ck>;
  470. ti,max-div = <31>;
  471. ti,autoidle-shift = <8>;
  472. reg = <0x0220>;
  473. ti,index-starts-at-one;
  474. ti,invert-autoidle-bit;
  475. };
  476. dpll_gmac_byp_mux: clock-dpll-gmac-byp-mux-23@2b4 {
  477. #clock-cells = <0>;
  478. compatible = "ti,mux-clock";
  479. clock-output-names = "dpll_gmac_byp_mux";
  480. clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>;
  481. ti,bit-shift = <23>;
  482. reg = <0x02b4>;
  483. };
  484. dpll_gmac_ck: clock@2a8 {
  485. #clock-cells = <0>;
  486. compatible = "ti,omap4-dpll-clock";
  487. clock-output-names = "dpll_gmac_ck";
  488. clocks = <&sys_clkin1>, <&dpll_gmac_byp_mux>;
  489. reg = <0x02a8>, <0x02ac>, <0x02b4>, <0x02b0>;
  490. };
  491. dpll_gmac_m2_ck: clock-dpll-gmac-m2-8@2b8 {
  492. #clock-cells = <0>;
  493. compatible = "ti,divider-clock";
  494. clock-output-names = "dpll_gmac_m2_ck";
  495. clocks = <&dpll_gmac_ck>;
  496. ti,max-div = <31>;
  497. ti,autoidle-shift = <8>;
  498. reg = <0x02b8>;
  499. ti,index-starts-at-one;
  500. ti,invert-autoidle-bit;
  501. };
  502. video2_dclk_div: clock-video2-dclk-div {
  503. #clock-cells = <0>;
  504. compatible = "fixed-factor-clock";
  505. clock-output-names = "video2_dclk_div";
  506. clocks = <&video2_m2_clkin_ck>;
  507. clock-mult = <1>;
  508. clock-div = <1>;
  509. };
  510. video1_dclk_div: clock-video1-dclk-div {
  511. #clock-cells = <0>;
  512. compatible = "fixed-factor-clock";
  513. clock-output-names = "video1_dclk_div";
  514. clocks = <&video1_m2_clkin_ck>;
  515. clock-mult = <1>;
  516. clock-div = <1>;
  517. };
  518. hdmi_dclk_div: clock-hdmi-dclk-div {
  519. #clock-cells = <0>;
  520. compatible = "fixed-factor-clock";
  521. clock-output-names = "hdmi_dclk_div";
  522. clocks = <&hdmi_clkin_ck>;
  523. clock-mult = <1>;
  524. clock-div = <1>;
  525. };
  526. per_dpll_hs_clk_div: clock-per-dpll-hs-clk-div {
  527. #clock-cells = <0>;
  528. compatible = "fixed-factor-clock";
  529. clock-output-names = "per_dpll_hs_clk_div";
  530. clocks = <&dpll_abe_m3x2_ck>;
  531. clock-mult = <1>;
  532. clock-div = <2>;
  533. };
  534. usb_dpll_hs_clk_div: clock-usb-dpll-hs-clk-div {
  535. #clock-cells = <0>;
  536. compatible = "fixed-factor-clock";
  537. clock-output-names = "usb_dpll_hs_clk_div";
  538. clocks = <&dpll_abe_m3x2_ck>;
  539. clock-mult = <1>;
  540. clock-div = <3>;
  541. };
  542. eve_dpll_hs_clk_div: clock-eve-dpll-hs-clk-div {
  543. #clock-cells = <0>;
  544. compatible = "fixed-factor-clock";
  545. clock-output-names = "eve_dpll_hs_clk_div";
  546. clocks = <&dpll_core_h12x2_ck>;
  547. clock-mult = <1>;
  548. clock-div = <1>;
  549. };
  550. dpll_eve_byp_mux: clock-dpll-eve-byp-mux-23@290 {
  551. #clock-cells = <0>;
  552. compatible = "ti,mux-clock";
  553. clock-output-names = "dpll_eve_byp_mux";
  554. clocks = <&sys_clkin1>, <&eve_dpll_hs_clk_div>;
  555. ti,bit-shift = <23>;
  556. reg = <0x0290>;
  557. };
  558. dpll_eve_ck: clock@284 {
  559. #clock-cells = <0>;
  560. compatible = "ti,omap4-dpll-clock";
  561. clock-output-names = "dpll_eve_ck";
  562. clocks = <&sys_clkin1>, <&dpll_eve_byp_mux>;
  563. reg = <0x0284>, <0x0288>, <0x0290>, <0x028c>;
  564. };
  565. dpll_eve_m2_ck: clock-dpll-eve-m2-8@294 {
  566. #clock-cells = <0>;
  567. compatible = "ti,divider-clock";
  568. clock-output-names = "dpll_eve_m2_ck";
  569. clocks = <&dpll_eve_ck>;
  570. ti,max-div = <31>;
  571. ti,autoidle-shift = <8>;
  572. reg = <0x0294>;
  573. ti,index-starts-at-one;
  574. ti,invert-autoidle-bit;
  575. };
  576. eve_dclk_div: clock-eve-dclk-div {
  577. #clock-cells = <0>;
  578. compatible = "fixed-factor-clock";
  579. clock-output-names = "eve_dclk_div";
  580. clocks = <&dpll_eve_m2_ck>;
  581. clock-mult = <1>;
  582. clock-div = <1>;
  583. };
  584. dpll_core_h13x2_ck: clock-dpll-core-h13x2-8@140 {
  585. #clock-cells = <0>;
  586. compatible = "ti,divider-clock";
  587. clock-output-names = "dpll_core_h13x2_ck";
  588. clocks = <&dpll_core_x2_ck>;
  589. ti,max-div = <63>;
  590. ti,autoidle-shift = <8>;
  591. reg = <0x0140>;
  592. ti,index-starts-at-one;
  593. ti,invert-autoidle-bit;
  594. };
  595. dpll_core_h14x2_ck: clock-dpll-core-h14x2-8@144 {
  596. #clock-cells = <0>;
  597. compatible = "ti,divider-clock";
  598. clock-output-names = "dpll_core_h14x2_ck";
  599. clocks = <&dpll_core_x2_ck>;
  600. ti,max-div = <63>;
  601. ti,autoidle-shift = <8>;
  602. reg = <0x0144>;
  603. ti,index-starts-at-one;
  604. ti,invert-autoidle-bit;
  605. };
  606. dpll_core_h22x2_ck: clock-dpll-core-h22x2-8@154 {
  607. #clock-cells = <0>;
  608. compatible = "ti,divider-clock";
  609. clock-output-names = "dpll_core_h22x2_ck";
  610. clocks = <&dpll_core_x2_ck>;
  611. ti,max-div = <63>;
  612. ti,autoidle-shift = <8>;
  613. reg = <0x0154>;
  614. ti,index-starts-at-one;
  615. ti,invert-autoidle-bit;
  616. };
  617. dpll_core_h23x2_ck: clock-dpll-core-h23x2-8@158 {
  618. #clock-cells = <0>;
  619. compatible = "ti,divider-clock";
  620. clock-output-names = "dpll_core_h23x2_ck";
  621. clocks = <&dpll_core_x2_ck>;
  622. ti,max-div = <63>;
  623. ti,autoidle-shift = <8>;
  624. reg = <0x0158>;
  625. ti,index-starts-at-one;
  626. ti,invert-autoidle-bit;
  627. };
  628. dpll_core_h24x2_ck: clock-dpll-core-h24x2-8@15c {
  629. #clock-cells = <0>;
  630. compatible = "ti,divider-clock";
  631. clock-output-names = "dpll_core_h24x2_ck";
  632. clocks = <&dpll_core_x2_ck>;
  633. ti,max-div = <63>;
  634. ti,autoidle-shift = <8>;
  635. reg = <0x015c>;
  636. ti,index-starts-at-one;
  637. ti,invert-autoidle-bit;
  638. };
  639. dpll_ddr_x2_ck: clock-dpll-ddr-x2 {
  640. #clock-cells = <0>;
  641. compatible = "ti,omap4-dpll-x2-clock";
  642. clock-output-names = "dpll_ddr_x2_ck";
  643. clocks = <&dpll_ddr_ck>;
  644. };
  645. dpll_ddr_h11x2_ck: clock-dpll-ddr-h11x2-8@228 {
  646. #clock-cells = <0>;
  647. compatible = "ti,divider-clock";
  648. clock-output-names = "dpll_ddr_h11x2_ck";
  649. clocks = <&dpll_ddr_x2_ck>;
  650. ti,max-div = <63>;
  651. ti,autoidle-shift = <8>;
  652. reg = <0x0228>;
  653. ti,index-starts-at-one;
  654. ti,invert-autoidle-bit;
  655. };
  656. dpll_dsp_x2_ck: clock-dpll-dsp-x2 {
  657. #clock-cells = <0>;
  658. compatible = "ti,omap4-dpll-x2-clock";
  659. clock-output-names = "dpll_dsp_x2_ck";
  660. clocks = <&dpll_dsp_ck>;
  661. };
  662. dpll_dsp_m3x2_ck: clock-dpll-dsp-m3x2-8@248 {
  663. #clock-cells = <0>;
  664. compatible = "ti,divider-clock";
  665. clock-output-names = "dpll_dsp_m3x2_ck";
  666. clocks = <&dpll_dsp_x2_ck>;
  667. ti,max-div = <31>;
  668. ti,autoidle-shift = <8>;
  669. reg = <0x0248>;
  670. ti,index-starts-at-one;
  671. ti,invert-autoidle-bit;
  672. assigned-clocks = <&dpll_dsp_m3x2_ck>;
  673. assigned-clock-rates = <400000000>;
  674. };
  675. dpll_gmac_x2_ck: clock-dpll-gmac-x2 {
  676. #clock-cells = <0>;
  677. compatible = "ti,omap4-dpll-x2-clock";
  678. clock-output-names = "dpll_gmac_x2_ck";
  679. clocks = <&dpll_gmac_ck>;
  680. };
  681. dpll_gmac_h11x2_ck: clock-dpll-gmac-h11x2-8@2c0 {
  682. #clock-cells = <0>;
  683. compatible = "ti,divider-clock";
  684. clock-output-names = "dpll_gmac_h11x2_ck";
  685. clocks = <&dpll_gmac_x2_ck>;
  686. ti,max-div = <63>;
  687. ti,autoidle-shift = <8>;
  688. reg = <0x02c0>;
  689. ti,index-starts-at-one;
  690. ti,invert-autoidle-bit;
  691. };
  692. dpll_gmac_h12x2_ck: clock-dpll-gmac-h12x2-8@2c4 {
  693. #clock-cells = <0>;
  694. compatible = "ti,divider-clock";
  695. clock-output-names = "dpll_gmac_h12x2_ck";
  696. clocks = <&dpll_gmac_x2_ck>;
  697. ti,max-div = <63>;
  698. ti,autoidle-shift = <8>;
  699. reg = <0x02c4>;
  700. ti,index-starts-at-one;
  701. ti,invert-autoidle-bit;
  702. };
  703. dpll_gmac_h13x2_ck: clock-dpll-gmac-h13x2-8@2c8 {
  704. #clock-cells = <0>;
  705. compatible = "ti,divider-clock";
  706. clock-output-names = "dpll_gmac_h13x2_ck";
  707. clocks = <&dpll_gmac_x2_ck>;
  708. ti,max-div = <63>;
  709. ti,autoidle-shift = <8>;
  710. reg = <0x02c8>;
  711. ti,index-starts-at-one;
  712. ti,invert-autoidle-bit;
  713. };
  714. dpll_gmac_m3x2_ck: clock-dpll-gmac-m3x2-8@2bc {
  715. #clock-cells = <0>;
  716. compatible = "ti,divider-clock";
  717. clock-output-names = "dpll_gmac_m3x2_ck";
  718. clocks = <&dpll_gmac_x2_ck>;
  719. ti,max-div = <31>;
  720. ti,autoidle-shift = <8>;
  721. reg = <0x02bc>;
  722. ti,index-starts-at-one;
  723. ti,invert-autoidle-bit;
  724. };
  725. gmii_m_clk_div: clock-gmii-m-clk-div {
  726. #clock-cells = <0>;
  727. compatible = "fixed-factor-clock";
  728. clock-output-names = "gmii_m_clk_div";
  729. clocks = <&dpll_gmac_h11x2_ck>;
  730. clock-mult = <1>;
  731. clock-div = <2>;
  732. };
  733. hdmi_clk2_div: clock-hdmi-clk2-div {
  734. #clock-cells = <0>;
  735. compatible = "fixed-factor-clock";
  736. clock-output-names = "hdmi_clk2_div";
  737. clocks = <&hdmi_clkin_ck>;
  738. clock-mult = <1>;
  739. clock-div = <1>;
  740. };
  741. hdmi_div_clk: clock-hdmi-div {
  742. #clock-cells = <0>;
  743. compatible = "fixed-factor-clock";
  744. clock-output-names = "hdmi_div_clk";
  745. clocks = <&hdmi_clkin_ck>;
  746. clock-mult = <1>;
  747. clock-div = <1>;
  748. };
  749. l3_iclk_div: clock-l3-iclk-div-4@100 {
  750. #clock-cells = <0>;
  751. compatible = "ti,divider-clock";
  752. clock-output-names = "l3_iclk_div";
  753. ti,max-div = <2>;
  754. ti,bit-shift = <4>;
  755. reg = <0x0100>;
  756. clocks = <&dpll_core_h12x2_ck>;
  757. ti,index-power-of-two;
  758. };
  759. l4_root_clk_div: clock-l4-root-clk-div {
  760. #clock-cells = <0>;
  761. compatible = "fixed-factor-clock";
  762. clock-output-names = "l4_root_clk_div";
  763. clocks = <&l3_iclk_div>;
  764. clock-mult = <1>;
  765. clock-div = <2>;
  766. };
  767. video1_clk2_div: clock-video1-clk2-div {
  768. #clock-cells = <0>;
  769. compatible = "fixed-factor-clock";
  770. clock-output-names = "video1_clk2_div";
  771. clocks = <&video1_clkin_ck>;
  772. clock-mult = <1>;
  773. clock-div = <1>;
  774. };
  775. video1_div_clk: clock-video1-div {
  776. #clock-cells = <0>;
  777. compatible = "fixed-factor-clock";
  778. clock-output-names = "video1_div_clk";
  779. clocks = <&video1_clkin_ck>;
  780. clock-mult = <1>;
  781. clock-div = <1>;
  782. };
  783. video2_clk2_div: clock-video2-clk2-div {
  784. #clock-cells = <0>;
  785. compatible = "fixed-factor-clock";
  786. clock-output-names = "video2_clk2_div";
  787. clocks = <&video2_clkin_ck>;
  788. clock-mult = <1>;
  789. clock-div = <1>;
  790. };
  791. video2_div_clk: clock-video2-div {
  792. #clock-cells = <0>;
  793. compatible = "fixed-factor-clock";
  794. clock-output-names = "video2_div_clk";
  795. clocks = <&video2_clkin_ck>;
  796. clock-mult = <1>;
  797. clock-div = <1>;
  798. };
  799. dummy_ck: clock-dummy {
  800. #clock-cells = <0>;
  801. compatible = "fixed-clock";
  802. clock-output-names = "dummy_ck";
  803. clock-frequency = <0>;
  804. };
  805. };
  806. &prm_clocks {
  807. sys_clkin1: clock-sys-clkin1@110 {
  808. #clock-cells = <0>;
  809. compatible = "ti,mux-clock";
  810. clock-output-names = "sys_clkin1";
  811. clocks = <&virt_12000000_ck>, <&virt_20000000_ck>, <&virt_16800000_ck>, <&virt_19200000_ck>, <&virt_26000000_ck>, <&virt_27000000_ck>, <&virt_38400000_ck>;
  812. reg = <0x0110>;
  813. ti,index-starts-at-one;
  814. };
  815. abe_dpll_sys_clk_mux: clock-abe-dpll-sys-clk-mux@118 {
  816. #clock-cells = <0>;
  817. compatible = "ti,mux-clock";
  818. clock-output-names = "abe_dpll_sys_clk_mux";
  819. clocks = <&sys_clkin1>, <&sys_clkin2>;
  820. reg = <0x0118>;
  821. };
  822. abe_dpll_bypass_clk_mux: clock-abe-dpll-bypass-clk-mux@114 {
  823. #clock-cells = <0>;
  824. compatible = "ti,mux-clock";
  825. clock-output-names = "abe_dpll_bypass_clk_mux";
  826. clocks = <&abe_dpll_sys_clk_mux>, <&sys_32k_ck>;
  827. reg = <0x0114>;
  828. };
  829. abe_dpll_clk_mux: clock-abe-dpll-clk-mux@10c {
  830. #clock-cells = <0>;
  831. compatible = "ti,mux-clock";
  832. clock-output-names = "abe_dpll_clk_mux";
  833. clocks = <&abe_dpll_sys_clk_mux>, <&sys_32k_ck>;
  834. reg = <0x010c>;
  835. };
  836. abe_24m_fclk: clock-abe-24m@11c {
  837. #clock-cells = <0>;
  838. compatible = "ti,divider-clock";
  839. clock-output-names = "abe_24m_fclk";
  840. clocks = <&dpll_abe_m2x2_ck>;
  841. reg = <0x011c>;
  842. ti,dividers = <8>, <16>;
  843. };
  844. aess_fclk: clock-aess@178 {
  845. #clock-cells = <0>;
  846. compatible = "ti,divider-clock";
  847. clock-output-names = "aess_fclk";
  848. clocks = <&abe_clk>;
  849. reg = <0x0178>;
  850. ti,max-div = <2>;
  851. };
  852. abe_giclk_div: clock-abe-giclk-div@174 {
  853. #clock-cells = <0>;
  854. compatible = "ti,divider-clock";
  855. clock-output-names = "abe_giclk_div";
  856. clocks = <&aess_fclk>;
  857. reg = <0x0174>;
  858. ti,max-div = <2>;
  859. };
  860. abe_lp_clk_div: clock-abe-lp-clk-div@1d8 {
  861. #clock-cells = <0>;
  862. compatible = "ti,divider-clock";
  863. clock-output-names = "abe_lp_clk_div";
  864. clocks = <&dpll_abe_m2x2_ck>;
  865. reg = <0x01d8>;
  866. ti,dividers = <16>, <32>;
  867. };
  868. abe_sys_clk_div: clock-abe-sys-clk-div@120 {
  869. #clock-cells = <0>;
  870. compatible = "ti,divider-clock";
  871. clock-output-names = "abe_sys_clk_div";
  872. clocks = <&sys_clkin1>;
  873. reg = <0x0120>;
  874. ti,max-div = <2>;
  875. };
  876. adc_gfclk_mux: clock-adc-gfclk-mux@1dc {
  877. #clock-cells = <0>;
  878. compatible = "ti,mux-clock";
  879. clock-output-names = "adc_gfclk_mux";
  880. clocks = <&sys_clkin1>, <&sys_clkin2>, <&sys_32k_ck>;
  881. reg = <0x01dc>;
  882. };
  883. sys_clk1_dclk_div: clock-sys-clk1-dclk-div@1c8 {
  884. #clock-cells = <0>;
  885. compatible = "ti,divider-clock";
  886. clock-output-names = "sys_clk1_dclk_div";
  887. clocks = <&sys_clkin1>;
  888. ti,max-div = <64>;
  889. reg = <0x01c8>;
  890. ti,index-power-of-two;
  891. };
  892. sys_clk2_dclk_div: clock-sys-clk2-dclk-div@1cc {
  893. #clock-cells = <0>;
  894. compatible = "ti,divider-clock";
  895. clock-output-names = "sys_clk2_dclk_div";
  896. clocks = <&sys_clkin2>;
  897. ti,max-div = <64>;
  898. reg = <0x01cc>;
  899. ti,index-power-of-two;
  900. };
  901. per_abe_x1_dclk_div: clock-per-abe-x1-dclk-div@1bc {
  902. #clock-cells = <0>;
  903. compatible = "ti,divider-clock";
  904. clock-output-names = "per_abe_x1_dclk_div";
  905. clocks = <&dpll_abe_m2_ck>;
  906. ti,max-div = <64>;
  907. reg = <0x01bc>;
  908. ti,index-power-of-two;
  909. };
  910. dsp_gclk_div: clock-dsp-gclk-div@18c {
  911. #clock-cells = <0>;
  912. compatible = "ti,divider-clock";
  913. clock-output-names = "dsp_gclk_div";
  914. clocks = <&dpll_dsp_m2_ck>;
  915. ti,max-div = <64>;
  916. reg = <0x018c>;
  917. ti,index-power-of-two;
  918. };
  919. gpu_dclk: clock-gpu-dclk@1a0 {
  920. #clock-cells = <0>;
  921. compatible = "ti,divider-clock";
  922. clock-output-names = "gpu_dclk";
  923. clocks = <&dpll_gpu_m2_ck>;
  924. ti,max-div = <64>;
  925. reg = <0x01a0>;
  926. ti,index-power-of-two;
  927. };
  928. emif_phy_dclk_div: clock-emif-phy-dclk-div@190 {
  929. #clock-cells = <0>;
  930. compatible = "ti,divider-clock";
  931. clock-output-names = "emif_phy_dclk_div";
  932. clocks = <&dpll_ddr_m2_ck>;
  933. ti,max-div = <64>;
  934. reg = <0x0190>;
  935. ti,index-power-of-two;
  936. };
  937. gmac_250m_dclk_div: clock-gmac-250m-dclk-div@19c {
  938. #clock-cells = <0>;
  939. compatible = "ti,divider-clock";
  940. clock-output-names = "gmac_250m_dclk_div";
  941. clocks = <&dpll_gmac_m2_ck>;
  942. ti,max-div = <64>;
  943. reg = <0x019c>;
  944. ti,index-power-of-two;
  945. };
  946. gmac_main_clk: clock-gmac-main {
  947. #clock-cells = <0>;
  948. compatible = "fixed-factor-clock";
  949. clock-output-names = "gmac_main_clk";
  950. clocks = <&gmac_250m_dclk_div>;
  951. clock-mult = <1>;
  952. clock-div = <2>;
  953. };
  954. l3init_480m_dclk_div: clock-l3init-480m-dclk-div@1ac {
  955. #clock-cells = <0>;
  956. compatible = "ti,divider-clock";
  957. clock-output-names = "l3init_480m_dclk_div";
  958. clocks = <&dpll_usb_m2_ck>;
  959. ti,max-div = <64>;
  960. reg = <0x01ac>;
  961. ti,index-power-of-two;
  962. };
  963. usb_otg_dclk_div: clock-usb-otg-dclk-div@184 {
  964. #clock-cells = <0>;
  965. compatible = "ti,divider-clock";
  966. clock-output-names = "usb_otg_dclk_div";
  967. clocks = <&usb_otg_clkin_ck>;
  968. ti,max-div = <64>;
  969. reg = <0x0184>;
  970. ti,index-power-of-two;
  971. };
  972. sata_dclk_div: clock-sata-dclk-div@1c0 {
  973. #clock-cells = <0>;
  974. compatible = "ti,divider-clock";
  975. clock-output-names = "sata_dclk_div";
  976. clocks = <&sys_clkin1>;
  977. ti,max-div = <64>;
  978. reg = <0x01c0>;
  979. ti,index-power-of-two;
  980. };
  981. pcie2_dclk_div: clock-pcie2-dclk-div@1b8 {
  982. #clock-cells = <0>;
  983. compatible = "ti,divider-clock";
  984. clock-output-names = "pcie2_dclk_div";
  985. clocks = <&dpll_pcie_ref_m2_ck>;
  986. ti,max-div = <64>;
  987. reg = <0x01b8>;
  988. ti,index-power-of-two;
  989. };
  990. pcie_dclk_div: clock-pcie-dclk-div@1b4 {
  991. #clock-cells = <0>;
  992. compatible = "ti,divider-clock";
  993. clock-output-names = "pcie_dclk_div";
  994. clocks = <&apll_pcie_m2_ck>;
  995. ti,max-div = <64>;
  996. reg = <0x01b4>;
  997. ti,index-power-of-two;
  998. };
  999. emu_dclk_div: clock-emu-dclk-div@194 {
  1000. #clock-cells = <0>;
  1001. compatible = "ti,divider-clock";
  1002. clock-output-names = "emu_dclk_div";
  1003. clocks = <&sys_clkin1>;
  1004. ti,max-div = <64>;
  1005. reg = <0x0194>;
  1006. ti,index-power-of-two;
  1007. };
  1008. secure_32k_dclk_div: clock-secure-32k-dclk-div@1c4 {
  1009. #clock-cells = <0>;
  1010. compatible = "ti,divider-clock";
  1011. clock-output-names = "secure_32k_dclk_div";
  1012. clocks = <&secure_32k_clk_src_ck>;
  1013. ti,max-div = <64>;
  1014. reg = <0x01c4>;
  1015. ti,index-power-of-two;
  1016. };
  1017. clkoutmux0_clk_mux: clock-clkoutmux0-clk-mux@158 {
  1018. #clock-cells = <0>;
  1019. compatible = "ti,mux-clock";
  1020. clock-output-names = "clkoutmux0_clk_mux";
  1021. clocks = <&sys_clk1_dclk_div>, <&sys_clk2_dclk_div>, <&per_abe_x1_dclk_div>, <&mpu_dclk_div>, <&dsp_gclk_div>, <&iva_dclk>, <&gpu_dclk>, <&core_dpll_out_dclk_div>, <&emif_phy_dclk_div>, <&gmac_250m_dclk_div>, <&video2_dclk_div>, <&video1_dclk_div>, <&hdmi_dclk_div>, <&func_96m_aon_dclk_div>, <&l3init_480m_dclk_div>, <&usb_otg_dclk_div>, <&sata_dclk_div>, <&pcie2_dclk_div>, <&pcie_dclk_div>, <&emu_dclk_div>, <&secure_32k_dclk_div>, <&eve_dclk_div>;
  1022. reg = <0x0158>;
  1023. };
  1024. clkoutmux1_clk_mux: clock-clkoutmux1-clk-mux@15c {
  1025. #clock-cells = <0>;
  1026. compatible = "ti,mux-clock";
  1027. clock-output-names = "clkoutmux1_clk_mux";
  1028. clocks = <&sys_clk1_dclk_div>, <&sys_clk2_dclk_div>, <&per_abe_x1_dclk_div>, <&mpu_dclk_div>, <&dsp_gclk_div>, <&iva_dclk>, <&gpu_dclk>, <&core_dpll_out_dclk_div>, <&emif_phy_dclk_div>, <&gmac_250m_dclk_div>, <&video2_dclk_div>, <&video1_dclk_div>, <&hdmi_dclk_div>, <&func_96m_aon_dclk_div>, <&l3init_480m_dclk_div>, <&usb_otg_dclk_div>, <&sata_dclk_div>, <&pcie2_dclk_div>, <&pcie_dclk_div>, <&emu_dclk_div>, <&secure_32k_dclk_div>, <&eve_dclk_div>;
  1029. reg = <0x015c>;
  1030. };
  1031. clkoutmux2_clk_mux: clock-clkoutmux2-clk-mux@160 {
  1032. #clock-cells = <0>;
  1033. compatible = "ti,mux-clock";
  1034. clock-output-names = "clkoutmux2_clk_mux";
  1035. clocks = <&sys_clk1_dclk_div>, <&sys_clk2_dclk_div>, <&per_abe_x1_dclk_div>, <&mpu_dclk_div>, <&dsp_gclk_div>, <&iva_dclk>, <&gpu_dclk>, <&core_dpll_out_dclk_div>, <&emif_phy_dclk_div>, <&gmac_250m_dclk_div>, <&video2_dclk_div>, <&video1_dclk_div>, <&hdmi_dclk_div>, <&func_96m_aon_dclk_div>, <&l3init_480m_dclk_div>, <&usb_otg_dclk_div>, <&sata_dclk_div>, <&pcie2_dclk_div>, <&pcie_dclk_div>, <&emu_dclk_div>, <&secure_32k_dclk_div>, <&eve_dclk_div>;
  1036. reg = <0x0160>;
  1037. };
  1038. custefuse_sys_gfclk_div: clock-custefuse-sys-gfclk-div {
  1039. #clock-cells = <0>;
  1040. compatible = "fixed-factor-clock";
  1041. clock-output-names = "custefuse_sys_gfclk_div";
  1042. clocks = <&sys_clkin1>;
  1043. clock-mult = <1>;
  1044. clock-div = <2>;
  1045. };
  1046. eve_clk: clock-eve@180 {
  1047. #clock-cells = <0>;
  1048. compatible = "ti,mux-clock";
  1049. clock-output-names = "eve_clk";
  1050. clocks = <&dpll_eve_m2_ck>, <&dpll_dsp_m3x2_ck>;
  1051. reg = <0x0180>;
  1052. };
  1053. hdmi_dpll_clk_mux: clock-hdmi-dpll-clk-mux@164 {
  1054. #clock-cells = <0>;
  1055. compatible = "ti,mux-clock";
  1056. clock-output-names = "hdmi_dpll_clk_mux";
  1057. clocks = <&sys_clkin1>, <&sys_clkin2>;
  1058. reg = <0x0164>;
  1059. };
  1060. mlb_clk: clock-mlb@134 {
  1061. #clock-cells = <0>;
  1062. compatible = "ti,divider-clock";
  1063. clock-output-names = "mlb_clk";
  1064. clocks = <&mlb_clkin_ck>;
  1065. ti,max-div = <64>;
  1066. reg = <0x0134>;
  1067. ti,index-power-of-two;
  1068. };
  1069. mlbp_clk: clock-mlbp@130 {
  1070. #clock-cells = <0>;
  1071. compatible = "ti,divider-clock";
  1072. clock-output-names = "mlbp_clk";
  1073. clocks = <&mlbp_clkin_ck>;
  1074. ti,max-div = <64>;
  1075. reg = <0x0130>;
  1076. ti,index-power-of-two;
  1077. };
  1078. per_abe_x1_gfclk2_div: clock-per-abe-x1-gfclk2-div@138 {
  1079. #clock-cells = <0>;
  1080. compatible = "ti,divider-clock";
  1081. clock-output-names = "per_abe_x1_gfclk2_div";
  1082. clocks = <&dpll_abe_m2_ck>;
  1083. ti,max-div = <64>;
  1084. reg = <0x0138>;
  1085. ti,index-power-of-two;
  1086. };
  1087. timer_sys_clk_div: clock-timer-sys-clk-div@144 {
  1088. #clock-cells = <0>;
  1089. compatible = "ti,divider-clock";
  1090. clock-output-names = "timer_sys_clk_div";
  1091. clocks = <&sys_clkin1>;
  1092. reg = <0x0144>;
  1093. ti,max-div = <2>;
  1094. };
  1095. video1_dpll_clk_mux: clock-video1-dpll-clk-mux@168 {
  1096. #clock-cells = <0>;
  1097. compatible = "ti,mux-clock";
  1098. clock-output-names = "video1_dpll_clk_mux";
  1099. clocks = <&sys_clkin1>, <&sys_clkin2>;
  1100. reg = <0x0168>;
  1101. };
  1102. video2_dpll_clk_mux: clock-video2-dpll-clk-mux@16c {
  1103. #clock-cells = <0>;
  1104. compatible = "ti,mux-clock";
  1105. clock-output-names = "video2_dpll_clk_mux";
  1106. clocks = <&sys_clkin1>, <&sys_clkin2>;
  1107. reg = <0x016c>;
  1108. };
  1109. wkupaon_iclk_mux: clock-wkupaon-iclk-mux@108 {
  1110. #clock-cells = <0>;
  1111. compatible = "ti,mux-clock";
  1112. clock-output-names = "wkupaon_iclk_mux";
  1113. clocks = <&sys_clkin1>, <&abe_lp_clk_div>;
  1114. reg = <0x0108>;
  1115. };
  1116. };
  1117. &cm_core_clocks {
  1118. dpll_pcie_ref_ck: clock@200 {
  1119. #clock-cells = <0>;
  1120. compatible = "ti,omap4-dpll-clock";
  1121. clock-output-names = "dpll_pcie_ref_ck";
  1122. clocks = <&sys_clkin1>, <&sys_clkin1>;
  1123. reg = <0x0200>, <0x0204>, <0x020c>, <0x0208>;
  1124. };
  1125. dpll_pcie_ref_m2ldo_ck: clock-dpll-pcie-ref-m2ldo-8@210 {
  1126. #clock-cells = <0>;
  1127. compatible = "ti,divider-clock";
  1128. clock-output-names = "dpll_pcie_ref_m2ldo_ck";
  1129. clocks = <&dpll_pcie_ref_ck>;
  1130. ti,max-div = <31>;
  1131. ti,autoidle-shift = <8>;
  1132. reg = <0x0210>;
  1133. ti,index-starts-at-one;
  1134. ti,invert-autoidle-bit;
  1135. };
  1136. apll_pcie_in_clk_mux: clock-apll-pcie-in-clk-mux-7@4ae06118 {
  1137. compatible = "ti,mux-clock";
  1138. clock-output-names = "apll_pcie_in_clk_mux";
  1139. clocks = <&dpll_pcie_ref_m2ldo_ck>, <&pciesref_acs_clk_ck>;
  1140. #clock-cells = <0>;
  1141. reg = <0x021c 0x4>;
  1142. ti,bit-shift = <7>;
  1143. };
  1144. apll_pcie_ck: clock@21c {
  1145. #clock-cells = <0>;
  1146. compatible = "ti,dra7-apll-clock";
  1147. clock-output-names = "apll_pcie_ck";
  1148. clocks = <&apll_pcie_in_clk_mux>, <&dpll_pcie_ref_ck>;
  1149. reg = <0x021c>, <0x0220>;
  1150. };
  1151. optfclk_pciephy_div: clock-optfclk-pciephy-div-8@4a00821c {
  1152. compatible = "ti,divider-clock";
  1153. clock-output-names = "optfclk_pciephy_div";
  1154. clocks = <&apll_pcie_ck>;
  1155. #clock-cells = <0>;
  1156. reg = <0x021c>;
  1157. ti,dividers = <2>, <1>;
  1158. ti,bit-shift = <8>;
  1159. ti,max-div = <2>;
  1160. };
  1161. apll_pcie_clkvcoldo: clock-apll-pcie-clkvcoldo {
  1162. #clock-cells = <0>;
  1163. compatible = "fixed-factor-clock";
  1164. clock-output-names = "apll_pcie_clkvcoldo";
  1165. clocks = <&apll_pcie_ck>;
  1166. clock-mult = <1>;
  1167. clock-div = <1>;
  1168. };
  1169. apll_pcie_clkvcoldo_div: clock-apll-pcie-clkvcoldo-div {
  1170. #clock-cells = <0>;
  1171. compatible = "fixed-factor-clock";
  1172. clock-output-names = "apll_pcie_clkvcoldo_div";
  1173. clocks = <&apll_pcie_ck>;
  1174. clock-mult = <1>;
  1175. clock-div = <1>;
  1176. };
  1177. apll_pcie_m2_ck: clock-apll-pcie-m2 {
  1178. #clock-cells = <0>;
  1179. compatible = "fixed-factor-clock";
  1180. clock-output-names = "apll_pcie_m2_ck";
  1181. clocks = <&apll_pcie_ck>;
  1182. clock-mult = <1>;
  1183. clock-div = <1>;
  1184. };
  1185. dpll_per_byp_mux: clock-dpll-per-byp-mux-23@14c {
  1186. #clock-cells = <0>;
  1187. compatible = "ti,mux-clock";
  1188. clock-output-names = "dpll_per_byp_mux";
  1189. clocks = <&sys_clkin1>, <&per_dpll_hs_clk_div>;
  1190. ti,bit-shift = <23>;
  1191. reg = <0x014c>;
  1192. };
  1193. dpll_per_ck: clock@140 {
  1194. #clock-cells = <0>;
  1195. compatible = "ti,omap4-dpll-clock";
  1196. clock-output-names = "dpll_per_ck";
  1197. clocks = <&sys_clkin1>, <&dpll_per_byp_mux>;
  1198. reg = <0x0140>, <0x0144>, <0x014c>, <0x0148>;
  1199. };
  1200. dpll_per_m2_ck: clock-dpll-per-m2-8@150 {
  1201. #clock-cells = <0>;
  1202. compatible = "ti,divider-clock";
  1203. clock-output-names = "dpll_per_m2_ck";
  1204. clocks = <&dpll_per_ck>;
  1205. ti,max-div = <31>;
  1206. ti,autoidle-shift = <8>;
  1207. reg = <0x0150>;
  1208. ti,index-starts-at-one;
  1209. ti,invert-autoidle-bit;
  1210. };
  1211. func_96m_aon_dclk_div: clock-func-96m-aon-dclk-div {
  1212. #clock-cells = <0>;
  1213. compatible = "fixed-factor-clock";
  1214. clock-output-names = "func_96m_aon_dclk_div";
  1215. clocks = <&dpll_per_m2_ck>;
  1216. clock-mult = <1>;
  1217. clock-div = <1>;
  1218. };
  1219. dpll_usb_byp_mux: clock-dpll-usb-byp-mux-23@18c {
  1220. #clock-cells = <0>;
  1221. compatible = "ti,mux-clock";
  1222. clock-output-names = "dpll_usb_byp_mux";
  1223. clocks = <&sys_clkin1>, <&usb_dpll_hs_clk_div>;
  1224. ti,bit-shift = <23>;
  1225. reg = <0x018c>;
  1226. };
  1227. dpll_usb_ck: clock@180 {
  1228. #clock-cells = <0>;
  1229. compatible = "ti,omap4-dpll-j-type-clock";
  1230. clock-output-names = "dpll_usb_ck";
  1231. clocks = <&sys_clkin1>, <&dpll_usb_byp_mux>;
  1232. reg = <0x0180>, <0x0184>, <0x018c>, <0x0188>;
  1233. };
  1234. dpll_usb_m2_ck: clock-dpll-usb-m2-8@190 {
  1235. #clock-cells = <0>;
  1236. compatible = "ti,divider-clock";
  1237. clock-output-names = "dpll_usb_m2_ck";
  1238. clocks = <&dpll_usb_ck>;
  1239. ti,max-div = <127>;
  1240. ti,autoidle-shift = <8>;
  1241. reg = <0x0190>;
  1242. ti,index-starts-at-one;
  1243. ti,invert-autoidle-bit;
  1244. };
  1245. dpll_pcie_ref_m2_ck: clock-dpll-pcie-ref-m2-8@210 {
  1246. #clock-cells = <0>;
  1247. compatible = "ti,divider-clock";
  1248. clock-output-names = "dpll_pcie_ref_m2_ck";
  1249. clocks = <&dpll_pcie_ref_ck>;
  1250. ti,max-div = <127>;
  1251. ti,autoidle-shift = <8>;
  1252. reg = <0x0210>;
  1253. ti,index-starts-at-one;
  1254. ti,invert-autoidle-bit;
  1255. };
  1256. dpll_per_x2_ck: clock-dpll-per-x2 {
  1257. #clock-cells = <0>;
  1258. compatible = "ti,omap4-dpll-x2-clock";
  1259. clock-output-names = "dpll_per_x2_ck";
  1260. clocks = <&dpll_per_ck>;
  1261. };
  1262. dpll_per_h11x2_ck: clock-dpll-per-h11x2-8@158 {
  1263. #clock-cells = <0>;
  1264. compatible = "ti,divider-clock";
  1265. clock-output-names = "dpll_per_h11x2_ck";
  1266. clocks = <&dpll_per_x2_ck>;
  1267. ti,max-div = <63>;
  1268. ti,autoidle-shift = <8>;
  1269. reg = <0x0158>;
  1270. ti,index-starts-at-one;
  1271. ti,invert-autoidle-bit;
  1272. };
  1273. dpll_per_h12x2_ck: clock-dpll-per-h12x2-8@15c {
  1274. #clock-cells = <0>;
  1275. compatible = "ti,divider-clock";
  1276. clock-output-names = "dpll_per_h12x2_ck";
  1277. clocks = <&dpll_per_x2_ck>;
  1278. ti,max-div = <63>;
  1279. ti,autoidle-shift = <8>;
  1280. reg = <0x015c>;
  1281. ti,index-starts-at-one;
  1282. ti,invert-autoidle-bit;
  1283. };
  1284. dpll_per_h13x2_ck: clock-dpll-per-h13x2-8@160 {
  1285. #clock-cells = <0>;
  1286. compatible = "ti,divider-clock";
  1287. clock-output-names = "dpll_per_h13x2_ck";
  1288. clocks = <&dpll_per_x2_ck>;
  1289. ti,max-div = <63>;
  1290. ti,autoidle-shift = <8>;
  1291. reg = <0x0160>;
  1292. ti,index-starts-at-one;
  1293. ti,invert-autoidle-bit;
  1294. };
  1295. dpll_per_h14x2_ck: clock-dpll-per-h14x2-8@164 {
  1296. #clock-cells = <0>;
  1297. compatible = "ti,divider-clock";
  1298. clock-output-names = "dpll_per_h14x2_ck";
  1299. clocks = <&dpll_per_x2_ck>;
  1300. ti,max-div = <63>;
  1301. ti,autoidle-shift = <8>;
  1302. reg = <0x0164>;
  1303. ti,index-starts-at-one;
  1304. ti,invert-autoidle-bit;
  1305. };
  1306. dpll_per_m2x2_ck: clock-dpll-per-m2x2-8@150 {
  1307. #clock-cells = <0>;
  1308. compatible = "ti,divider-clock";
  1309. clock-output-names = "dpll_per_m2x2_ck";
  1310. clocks = <&dpll_per_x2_ck>;
  1311. ti,max-div = <31>;
  1312. ti,autoidle-shift = <8>;
  1313. reg = <0x0150>;
  1314. ti,index-starts-at-one;
  1315. ti,invert-autoidle-bit;
  1316. };
  1317. dpll_usb_clkdcoldo: clock-dpll-usb-clkdcoldo {
  1318. #clock-cells = <0>;
  1319. compatible = "fixed-factor-clock";
  1320. clock-output-names = "dpll_usb_clkdcoldo";
  1321. clocks = <&dpll_usb_ck>;
  1322. clock-mult = <1>;
  1323. clock-div = <1>;
  1324. };
  1325. func_128m_clk: clock-func-128m {
  1326. #clock-cells = <0>;
  1327. compatible = "fixed-factor-clock";
  1328. clock-output-names = "func_128m_clk";
  1329. clocks = <&dpll_per_h11x2_ck>;
  1330. clock-mult = <1>;
  1331. clock-div = <2>;
  1332. };
  1333. func_12m_fclk: clock-func-12m-fclk {
  1334. #clock-cells = <0>;
  1335. compatible = "fixed-factor-clock";
  1336. clock-output-names = "func_12m_fclk";
  1337. clocks = <&dpll_per_m2x2_ck>;
  1338. clock-mult = <1>;
  1339. clock-div = <16>;
  1340. };
  1341. func_24m_clk: clock-func-24m {
  1342. #clock-cells = <0>;
  1343. compatible = "fixed-factor-clock";
  1344. clock-output-names = "func_24m_clk";
  1345. clocks = <&dpll_per_m2_ck>;
  1346. clock-mult = <1>;
  1347. clock-div = <4>;
  1348. };
  1349. func_48m_fclk: clock-func-48m-fclk {
  1350. #clock-cells = <0>;
  1351. compatible = "fixed-factor-clock";
  1352. clock-output-names = "func_48m_fclk";
  1353. clocks = <&dpll_per_m2x2_ck>;
  1354. clock-mult = <1>;
  1355. clock-div = <4>;
  1356. };
  1357. func_96m_fclk: clock-func-96m-fclk {
  1358. #clock-cells = <0>;
  1359. compatible = "fixed-factor-clock";
  1360. clock-output-names = "func_96m_fclk";
  1361. clocks = <&dpll_per_m2x2_ck>;
  1362. clock-mult = <1>;
  1363. clock-div = <2>;
  1364. };
  1365. l3init_60m_fclk: clock-l3init-60m@104 {
  1366. #clock-cells = <0>;
  1367. compatible = "ti,divider-clock";
  1368. clock-output-names = "l3init_60m_fclk";
  1369. clocks = <&dpll_usb_m2_ck>;
  1370. reg = <0x0104>;
  1371. ti,dividers = <1>, <8>;
  1372. };
  1373. clkout2_clk: clock-clkout2-8@6b0 {
  1374. #clock-cells = <0>;
  1375. compatible = "ti,gate-clock";
  1376. clock-output-names = "clkout2_clk";
  1377. clocks = <&clkoutmux2_clk_mux>;
  1378. ti,bit-shift = <8>;
  1379. reg = <0x06b0>;
  1380. };
  1381. l3init_960m_gfclk: clock-l3init-960m-gfclk-8@6c0 {
  1382. #clock-cells = <0>;
  1383. compatible = "ti,gate-clock";
  1384. clock-output-names = "l3init_960m_gfclk";
  1385. clocks = <&dpll_usb_clkdcoldo>;
  1386. ti,bit-shift = <8>;
  1387. reg = <0x06c0>;
  1388. };
  1389. usb_phy1_always_on_clk32k: clock-usb-phy1-always-on-clk32k-8@640 {
  1390. #clock-cells = <0>;
  1391. compatible = "ti,gate-clock";
  1392. clock-output-names = "usb_phy1_always_on_clk32k";
  1393. clocks = <&sys_32k_ck>;
  1394. ti,bit-shift = <8>;
  1395. reg = <0x0640>;
  1396. };
  1397. usb_phy2_always_on_clk32k: clock-usb-phy2-always-on-clk32k-8@688 {
  1398. #clock-cells = <0>;
  1399. compatible = "ti,gate-clock";
  1400. clock-output-names = "usb_phy2_always_on_clk32k";
  1401. clocks = <&sys_32k_ck>;
  1402. ti,bit-shift = <8>;
  1403. reg = <0x0688>;
  1404. };
  1405. usb_phy3_always_on_clk32k: clock-usb-phy3-always-on-clk32k-8@698 {
  1406. #clock-cells = <0>;
  1407. compatible = "ti,gate-clock";
  1408. clock-output-names = "usb_phy3_always_on_clk32k";
  1409. clocks = <&sys_32k_ck>;
  1410. ti,bit-shift = <8>;
  1411. reg = <0x0698>;
  1412. };
  1413. gpu_core_gclk_mux: clock-gpu-core-gclk-mux-24@1220 {
  1414. #clock-cells = <0>;
  1415. compatible = "ti,mux-clock";
  1416. clock-output-names = "gpu_core_gclk_mux";
  1417. clocks = <&dpll_core_h14x2_ck>, <&dpll_per_h14x2_ck>, <&dpll_gpu_m2_ck>;
  1418. ti,bit-shift = <24>;
  1419. reg = <0x1220>;
  1420. assigned-clocks = <&gpu_core_gclk_mux>;
  1421. assigned-clock-parents = <&dpll_gpu_m2_ck>;
  1422. };
  1423. gpu_hyd_gclk_mux: clock-gpu-hyd-gclk-mux-26@1220 {
  1424. #clock-cells = <0>;
  1425. compatible = "ti,mux-clock";
  1426. clock-output-names = "gpu_hyd_gclk_mux";
  1427. clocks = <&dpll_core_h14x2_ck>, <&dpll_per_h14x2_ck>, <&dpll_gpu_m2_ck>;
  1428. ti,bit-shift = <26>;
  1429. reg = <0x1220>;
  1430. assigned-clocks = <&gpu_hyd_gclk_mux>;
  1431. assigned-clock-parents = <&dpll_gpu_m2_ck>;
  1432. };
  1433. l3instr_ts_gclk_div: clock-l3instr-ts-gclk-div-24@e50 {
  1434. #clock-cells = <0>;
  1435. compatible = "ti,divider-clock";
  1436. clock-output-names = "l3instr_ts_gclk_div";
  1437. clocks = <&wkupaon_iclk_mux>;
  1438. ti,bit-shift = <24>;
  1439. reg = <0x0e50>;
  1440. ti,dividers = <8>, <16>, <32>;
  1441. };
  1442. vip1_gclk_mux: clock-vip1-gclk-mux-24@1020 {
  1443. #clock-cells = <0>;
  1444. compatible = "ti,mux-clock";
  1445. clock-output-names = "vip1_gclk_mux";
  1446. clocks = <&l3_iclk_div>, <&dpll_core_h23x2_ck>;
  1447. ti,bit-shift = <24>;
  1448. reg = <0x1020>;
  1449. };
  1450. vip2_gclk_mux: clock-vip2-gclk-mux-24@1028 {
  1451. #clock-cells = <0>;
  1452. compatible = "ti,mux-clock";
  1453. clock-output-names = "vip2_gclk_mux";
  1454. clocks = <&l3_iclk_div>, <&dpll_core_h23x2_ck>;
  1455. ti,bit-shift = <24>;
  1456. reg = <0x1028>;
  1457. };
  1458. vip3_gclk_mux: clock-vip3-gclk-mux-24@1030 {
  1459. #clock-cells = <0>;
  1460. compatible = "ti,mux-clock";
  1461. clock-output-names = "vip3_gclk_mux";
  1462. clocks = <&l3_iclk_div>, <&dpll_core_h23x2_ck>;
  1463. ti,bit-shift = <24>;
  1464. reg = <0x1030>;
  1465. };
  1466. };
  1467. &cm_core_clockdomains {
  1468. coreaon_clkdm: clock-coreaon-clkdm {
  1469. compatible = "ti,clockdomain";
  1470. clock-output-names = "coreaon_clkdm";
  1471. clocks = <&dpll_usb_ck>;
  1472. };
  1473. };
  1474. &scm_conf_clocks {
  1475. dss_deshdcp_clk: clock-dss-deshdcp-0@558 {
  1476. #clock-cells = <0>;
  1477. compatible = "ti,gate-clock";
  1478. clock-output-names = "dss_deshdcp_clk";
  1479. clocks = <&l3_iclk_div>;
  1480. ti,bit-shift = <0>;
  1481. reg = <0x558>;
  1482. };
  1483. ehrpwm0_tbclk: clock-ehrpwm0-tbclk-20@558 {
  1484. #clock-cells = <0>;
  1485. compatible = "ti,gate-clock";
  1486. clock-output-names = "ehrpwm0_tbclk";
  1487. clocks = <&l4_root_clk_div>;
  1488. ti,bit-shift = <20>;
  1489. reg = <0x0558>;
  1490. };
  1491. ehrpwm1_tbclk: clock-ehrpwm1-tbclk-21@558 {
  1492. #clock-cells = <0>;
  1493. compatible = "ti,gate-clock";
  1494. clock-output-names = "ehrpwm1_tbclk";
  1495. clocks = <&l4_root_clk_div>;
  1496. ti,bit-shift = <21>;
  1497. reg = <0x0558>;
  1498. };
  1499. ehrpwm2_tbclk: clock-ehrpwm2-tbclk-22@558 {
  1500. #clock-cells = <0>;
  1501. compatible = "ti,gate-clock";
  1502. clock-output-names = "ehrpwm2_tbclk";
  1503. clocks = <&l4_root_clk_div>;
  1504. ti,bit-shift = <22>;
  1505. reg = <0x0558>;
  1506. };
  1507. sys_32k_ck: clock-sys-32k {
  1508. #clock-cells = <0>;
  1509. compatible = "ti,mux-clock";
  1510. clock-output-names = "sys_32k_ck";
  1511. clocks = <&sys_clk32_crystal_ck>, <&sys_clk32_pseudo_ck>, <&sys_clk32_pseudo_ck>, <&sys_clk32_pseudo_ck>;
  1512. ti,bit-shift = <8>;
  1513. reg = <0x6c4>;
  1514. };
  1515. };
  1516. &cm_core_aon {
  1517. mpu_cm: clock@300 {
  1518. compatible = "ti,omap4-cm";
  1519. clock-output-names = "mpu_cm";
  1520. reg = <0x300 0x100>;
  1521. #address-cells = <1>;
  1522. #size-cells = <1>;
  1523. ranges = <0 0x300 0x100>;
  1524. mpu_clkctrl: clock@20 {
  1525. compatible = "ti,clkctrl";
  1526. clock-output-names = "mpu_clkctrl";
  1527. reg = <0x20 0x4>;
  1528. #clock-cells = <2>;
  1529. };
  1530. };
  1531. dsp1_cm: clock@400 {
  1532. compatible = "ti,omap4-cm";
  1533. clock-output-names = "dsp1_cm";
  1534. reg = <0x400 0x100>;
  1535. #address-cells = <1>;
  1536. #size-cells = <1>;
  1537. ranges = <0 0x400 0x100>;
  1538. dsp1_clkctrl: clock@20 {
  1539. compatible = "ti,clkctrl";
  1540. clock-output-names = "dsp1_clkctrl";
  1541. reg = <0x20 0x4>;
  1542. #clock-cells = <2>;
  1543. };
  1544. };
  1545. ipu_cm: clock@500 {
  1546. compatible = "ti,omap4-cm";
  1547. clock-output-names = "ipu_cm";
  1548. reg = <0x500 0x100>;
  1549. #address-cells = <1>;
  1550. #size-cells = <1>;
  1551. ranges = <0 0x500 0x100>;
  1552. ipu1_clkctrl: clock@20 {
  1553. compatible = "ti,clkctrl";
  1554. clock-output-names = "ipu1_clkctrl";
  1555. reg = <0x20 0x4>;
  1556. #clock-cells = <2>;
  1557. assigned-clocks = <&ipu1_clkctrl DRA7_IPU1_MMU_IPU1_CLKCTRL 24>;
  1558. assigned-clock-parents = <&dpll_core_h22x2_ck>;
  1559. };
  1560. ipu_clkctrl: clock@50 {
  1561. compatible = "ti,clkctrl";
  1562. clock-output-names = "ipu_clkctrl";
  1563. reg = <0x50 0x34>;
  1564. #clock-cells = <2>;
  1565. };
  1566. };
  1567. dsp2_cm: clock@600 {
  1568. compatible = "ti,omap4-cm";
  1569. clock-output-names = "dsp2_cm";
  1570. reg = <0x600 0x100>;
  1571. #address-cells = <1>;
  1572. #size-cells = <1>;
  1573. ranges = <0 0x600 0x100>;
  1574. dsp2_clkctrl: clock@20 {
  1575. compatible = "ti,clkctrl";
  1576. clock-output-names = "dsp2_clkctrl";
  1577. reg = <0x20 0x4>;
  1578. #clock-cells = <2>;
  1579. };
  1580. };
  1581. rtc_cm: clock@700 {
  1582. compatible = "ti,omap4-cm";
  1583. clock-output-names = "rtc_cm";
  1584. reg = <0x700 0x60>;
  1585. #address-cells = <1>;
  1586. #size-cells = <1>;
  1587. ranges = <0 0x700 0x60>;
  1588. rtc_clkctrl: clock@20 {
  1589. compatible = "ti,clkctrl";
  1590. clock-output-names = "rtc_clkctrl";
  1591. reg = <0x20 0x28>;
  1592. #clock-cells = <2>;
  1593. };
  1594. };
  1595. vpe_cm: clock@760 {
  1596. compatible = "ti,omap4-cm";
  1597. clock-output-names = "vpe_cm";
  1598. reg = <0x760 0xc>;
  1599. #address-cells = <1>;
  1600. #size-cells = <1>;
  1601. ranges = <0 0x760 0xc>;
  1602. vpe_clkctrl: clock@0 {
  1603. compatible = "ti,clkctrl";
  1604. clock-output-names = "vpe_clkctrl";
  1605. reg = <0x0 0xc>;
  1606. #clock-cells = <2>;
  1607. };
  1608. };
  1609. };
  1610. &cm_core {
  1611. coreaon_cm: clock@600 {
  1612. compatible = "ti,omap4-cm";
  1613. clock-output-names = "coreaon_cm";
  1614. reg = <0x600 0x100>;
  1615. #address-cells = <1>;
  1616. #size-cells = <1>;
  1617. ranges = <0 0x600 0x100>;
  1618. coreaon_clkctrl: clock@20 {
  1619. compatible = "ti,clkctrl";
  1620. clock-output-names = "coreaon_clkctrl";
  1621. reg = <0x20 0x1c>;
  1622. #clock-cells = <2>;
  1623. };
  1624. };
  1625. l3main1_cm: clock@700 {
  1626. compatible = "ti,omap4-cm";
  1627. clock-output-names = "l3main1_cm";
  1628. reg = <0x700 0x100>;
  1629. #address-cells = <1>;
  1630. #size-cells = <1>;
  1631. ranges = <0 0x700 0x100>;
  1632. l3main1_clkctrl: clock@20 {
  1633. compatible = "ti,clkctrl";
  1634. clock-output-names = "l3main1_clkctrl";
  1635. reg = <0x20 0x74>;
  1636. #clock-cells = <2>;
  1637. };
  1638. };
  1639. ipu2_cm: clock@900 {
  1640. compatible = "ti,omap4-cm";
  1641. clock-output-names = "ipu2_cm";
  1642. reg = <0x900 0x100>;
  1643. #address-cells = <1>;
  1644. #size-cells = <1>;
  1645. ranges = <0 0x900 0x100>;
  1646. ipu2_clkctrl: clock@20 {
  1647. compatible = "ti,clkctrl";
  1648. clock-output-names = "ipu2_clkctrl";
  1649. reg = <0x20 0x4>;
  1650. #clock-cells = <2>;
  1651. };
  1652. };
  1653. dma_cm: clock@a00 {
  1654. compatible = "ti,omap4-cm";
  1655. clock-output-names = "dma_cm";
  1656. reg = <0xa00 0x100>;
  1657. #address-cells = <1>;
  1658. #size-cells = <1>;
  1659. ranges = <0 0xa00 0x100>;
  1660. dma_clkctrl: clock@20 {
  1661. compatible = "ti,clkctrl";
  1662. clock-output-names = "dma_clkctrl";
  1663. reg = <0x20 0x4>;
  1664. #clock-cells = <2>;
  1665. };
  1666. };
  1667. emif_cm: clock@b00 {
  1668. compatible = "ti,omap4-cm";
  1669. clock-output-names = "emif_cm";
  1670. reg = <0xb00 0x100>;
  1671. #address-cells = <1>;
  1672. #size-cells = <1>;
  1673. ranges = <0 0xb00 0x100>;
  1674. emif_clkctrl: clock@20 {
  1675. compatible = "ti,clkctrl";
  1676. clock-output-names = "emif_clkctrl";
  1677. reg = <0x20 0x4>;
  1678. #clock-cells = <2>;
  1679. };
  1680. };
  1681. atl_cm: clock@c00 {
  1682. compatible = "ti,omap4-cm";
  1683. clock-output-names = "atl_cm";
  1684. reg = <0xc00 0x100>;
  1685. #address-cells = <1>;
  1686. #size-cells = <1>;
  1687. ranges = <0 0xc00 0x100>;
  1688. atl_clkctrl: clock@0 {
  1689. compatible = "ti,clkctrl";
  1690. clock-output-names = "atl_clkctrl";
  1691. reg = <0x0 0x4>;
  1692. #clock-cells = <2>;
  1693. };
  1694. };
  1695. l4cfg_cm: clock@d00 {
  1696. compatible = "ti,omap4-cm";
  1697. clock-output-names = "l4cfg_cm";
  1698. reg = <0xd00 0x100>;
  1699. #address-cells = <1>;
  1700. #size-cells = <1>;
  1701. ranges = <0 0xd00 0x100>;
  1702. l4cfg_clkctrl: clock@20 {
  1703. compatible = "ti,clkctrl";
  1704. clock-output-names = "l4cfg_clkctrl";
  1705. reg = <0x20 0x84>;
  1706. #clock-cells = <2>;
  1707. };
  1708. };
  1709. l3instr_cm: clock@e00 {
  1710. compatible = "ti,omap4-cm";
  1711. clock-output-names = "l3instr_cm";
  1712. reg = <0xe00 0x100>;
  1713. #address-cells = <1>;
  1714. #size-cells = <1>;
  1715. ranges = <0 0xe00 0x100>;
  1716. l3instr_clkctrl: clock@20 {
  1717. compatible = "ti,clkctrl";
  1718. clock-output-names = "l3instr_clkctrl";
  1719. reg = <0x20 0xc>;
  1720. #clock-cells = <2>;
  1721. };
  1722. };
  1723. iva_cm: clock@f00 {
  1724. compatible = "ti,omap4-cm";
  1725. clock-output-names = "iva_cm";
  1726. reg = <0xf00 0x100>;
  1727. #address-cells = <1>;
  1728. #size-cells = <1>;
  1729. ranges = <0 0xf00 0x100>;
  1730. iva_clkctrl: clock@20 {
  1731. compatible = "ti,clkctrl";
  1732. clock-output-names = "iva_clkctrl";
  1733. reg = <0x20 0xc>;
  1734. #clock-cells = <2>;
  1735. };
  1736. };
  1737. cam_cm: clock@1000 {
  1738. compatible = "ti,omap4-cm";
  1739. clock-output-names = "cam_cm";
  1740. reg = <0x1000 0x100>;
  1741. #address-cells = <1>;
  1742. #size-cells = <1>;
  1743. ranges = <0 0x1000 0x100>;
  1744. cam_clkctrl: clock@20 {
  1745. compatible = "ti,clkctrl";
  1746. clock-output-names = "cam_clkctrl";
  1747. reg = <0x20 0x2c>;
  1748. #clock-cells = <2>;
  1749. };
  1750. };
  1751. dss_cm: clock@1100 {
  1752. compatible = "ti,omap4-cm";
  1753. clock-output-names = "dss_cm";
  1754. reg = <0x1100 0x100>;
  1755. #address-cells = <1>;
  1756. #size-cells = <1>;
  1757. ranges = <0 0x1100 0x100>;
  1758. dss_clkctrl: clock@20 {
  1759. compatible = "ti,clkctrl";
  1760. clock-output-names = "dss_clkctrl";
  1761. reg = <0x20 0x14>;
  1762. #clock-cells = <2>;
  1763. };
  1764. };
  1765. gpu_cm: clock@1200 {
  1766. compatible = "ti,omap4-cm";
  1767. clock-output-names = "gpu_cm";
  1768. reg = <0x1200 0x100>;
  1769. #address-cells = <1>;
  1770. #size-cells = <1>;
  1771. ranges = <0 0x1200 0x100>;
  1772. gpu_clkctrl: clock@20 {
  1773. compatible = "ti,clkctrl";
  1774. clock-output-names = "gpu_clkctrl";
  1775. reg = <0x20 0x4>;
  1776. #clock-cells = <2>;
  1777. };
  1778. };
  1779. l3init_cm: clock@1300 {
  1780. compatible = "ti,omap4-cm";
  1781. clock-output-names = "l3init_cm";
  1782. reg = <0x1300 0x100>;
  1783. #address-cells = <1>;
  1784. #size-cells = <1>;
  1785. ranges = <0 0x1300 0x100>;
  1786. l3init_clkctrl: clock@20 {
  1787. compatible = "ti,clkctrl";
  1788. clock-output-names = "l3init_clkctrl";
  1789. reg = <0x20 0x6c>, <0xe0 0x14>;
  1790. #clock-cells = <2>;
  1791. };
  1792. pcie_clkctrl: clock@b0 {
  1793. compatible = "ti,clkctrl";
  1794. clock-output-names = "pcie_clkctrl";
  1795. reg = <0xb0 0xc>;
  1796. #clock-cells = <2>;
  1797. };
  1798. gmac_clkctrl: clock@d0 {
  1799. compatible = "ti,clkctrl";
  1800. clock-output-names = "gmac_clkctrl";
  1801. reg = <0xd0 0x4>;
  1802. #clock-cells = <2>;
  1803. };
  1804. };
  1805. l4per_cm: clock@1700 {
  1806. compatible = "ti,omap4-cm";
  1807. clock-output-names = "l4per_cm";
  1808. reg = <0x1700 0x300>;
  1809. #address-cells = <1>;
  1810. #size-cells = <1>;
  1811. ranges = <0 0x1700 0x300>;
  1812. l4per_clkctrl: clock@28 {
  1813. compatible = "ti,clkctrl";
  1814. clock-output-names = "l4per_clkctrl";
  1815. reg = <0x28 0x64>, <0xa0 0x24>, <0xf0 0x3c>, <0x140 0x1c>, <0x170 0x4>;
  1816. #clock-cells = <2>;
  1817. assigned-clocks = <&l4per2_clkctrl DRA7_L4PER2_MCASP3_CLKCTRL 24>;
  1818. assigned-clock-parents = <&abe_24m_fclk>;
  1819. };
  1820. l4sec_clkctrl: clock@1a0 {
  1821. compatible = "ti,clkctrl";
  1822. clock-output-names = "l4sec_clkctrl";
  1823. reg = <0x1a0 0x2c>;
  1824. #clock-cells = <2>;
  1825. };
  1826. l4per2_clkctrl: clock@c {
  1827. compatible = "ti,clkctrl";
  1828. clock-output-names = "l4per2_clkctrl";
  1829. reg = <0xc 0x4>, <0x18 0xc>, <0x90 0xc>, <0xc4 0x4>, <0x138 0x4>, <0x160 0xc>, <0x178 0x24>, <0x1d0 0x3c>;
  1830. #clock-cells = <2>;
  1831. };
  1832. l4per3_clkctrl: clock@14 {
  1833. compatible = "ti,clkctrl";
  1834. clock-output-names = "l4per3_clkctrl";
  1835. reg = <0x14 0x4>, <0xc8 0x14>, <0x130 0x4>;
  1836. #clock-cells = <2>;
  1837. };
  1838. };
  1839. };
  1840. &prm {
  1841. wkupaon_cm: clock@1800 {
  1842. compatible = "ti,omap4-cm";
  1843. clock-output-names = "wkupaon_cm";
  1844. reg = <0x1800 0x100>;
  1845. #address-cells = <1>;
  1846. #size-cells = <1>;
  1847. ranges = <0 0x1800 0x100>;
  1848. wkupaon_clkctrl: clock@20 {
  1849. compatible = "ti,clkctrl";
  1850. clock-output-names = "wkupaon_clkctrl";
  1851. reg = <0x20 0x6c>;
  1852. #clock-cells = <2>;
  1853. };
  1854. };
  1855. };