at91sam9263.dtsi 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * at91sam9263.dtsi - Device Tree Include file for AT91SAM9263 family SoC
  4. *
  5. * Copyright (C) 2012 Jean-Christophe PLAGNIOL-VILLARD <[email protected]>
  6. */
  7. #include <dt-bindings/pinctrl/at91.h>
  8. #include <dt-bindings/interrupt-controller/irq.h>
  9. #include <dt-bindings/gpio/gpio.h>
  10. #include <dt-bindings/clock/at91.h>
  11. #include <dt-bindings/mfd/at91-usart.h>
  12. / {
  13. #address-cells = <1>;
  14. #size-cells = <1>;
  15. model = "Atmel AT91SAM9263 family SoC";
  16. compatible = "atmel,at91sam9263";
  17. interrupt-parent = <&aic>;
  18. aliases {
  19. serial0 = &dbgu;
  20. serial1 = &usart0;
  21. serial2 = &usart1;
  22. serial3 = &usart2;
  23. gpio0 = &pioA;
  24. gpio1 = &pioB;
  25. gpio2 = &pioC;
  26. gpio3 = &pioD;
  27. gpio4 = &pioE;
  28. tcb0 = &tcb0;
  29. i2c0 = &i2c0;
  30. ssc0 = &ssc0;
  31. ssc1 = &ssc1;
  32. pwm0 = &pwm0;
  33. };
  34. cpus {
  35. #address-cells = <1>;
  36. #size-cells = <0>;
  37. cpu@0 {
  38. compatible = "arm,arm926ej-s";
  39. device_type = "cpu";
  40. reg = <0>;
  41. };
  42. };
  43. memory@20000000 {
  44. device_type = "memory";
  45. reg = <0x20000000 0x08000000>;
  46. };
  47. clocks {
  48. main_xtal: main_xtal {
  49. compatible = "fixed-clock";
  50. #clock-cells = <0>;
  51. clock-frequency = <0>;
  52. };
  53. slow_xtal: slow_xtal {
  54. compatible = "fixed-clock";
  55. #clock-cells = <0>;
  56. clock-frequency = <0>;
  57. };
  58. };
  59. sram0: sram@300000 {
  60. compatible = "mmio-sram";
  61. reg = <0x00300000 0x14000>;
  62. #address-cells = <1>;
  63. #size-cells = <1>;
  64. ranges = <0 0x00300000 0x14000>;
  65. };
  66. sram1: sram@500000 {
  67. compatible = "mmio-sram";
  68. reg = <0x00500000 0x4000>;
  69. #address-cells = <1>;
  70. #size-cells = <1>;
  71. ranges = <0 0x00500000 0x4000>;
  72. };
  73. ahb {
  74. compatible = "simple-bus";
  75. #address-cells = <1>;
  76. #size-cells = <1>;
  77. ranges;
  78. apb {
  79. compatible = "simple-bus";
  80. #address-cells = <1>;
  81. #size-cells = <1>;
  82. ranges;
  83. aic: interrupt-controller@fffff000 {
  84. #interrupt-cells = <3>;
  85. compatible = "atmel,at91rm9200-aic";
  86. interrupt-controller;
  87. reg = <0xfffff000 0x200>;
  88. atmel,external-irqs = <30 31>;
  89. };
  90. pmc: pmc@fffffc00 {
  91. compatible = "atmel,at91sam9263-pmc", "syscon";
  92. reg = <0xfffffc00 0x100>;
  93. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  94. #clock-cells = <2>;
  95. clocks = <&slow_xtal>, <&main_xtal>;
  96. clock-names = "slow_xtal", "main_xtal";
  97. };
  98. ramc0: ramc@ffffe200 {
  99. compatible = "atmel,at91sam9260-sdramc";
  100. reg = <0xffffe200 0x200>;
  101. };
  102. smc0: smc@ffffe400 {
  103. compatible = "atmel,at91sam9260-smc", "syscon";
  104. reg = <0xffffe400 0x200>;
  105. };
  106. ramc1: ramc@ffffe800 {
  107. compatible = "atmel,at91sam9260-sdramc";
  108. reg = <0xffffe800 0x200>;
  109. };
  110. smc1: smc@ffffea00 {
  111. compatible = "atmel,at91sam9260-smc", "syscon";
  112. reg = <0xffffea00 0x200>;
  113. };
  114. matrix: matrix@ffffec00 {
  115. compatible = "atmel,at91sam9263-matrix", "syscon";
  116. reg = <0xffffec00 0x200>;
  117. };
  118. pit: timer@fffffd30 {
  119. compatible = "atmel,at91sam9260-pit";
  120. reg = <0xfffffd30 0xf>;
  121. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  122. clocks = <&pmc PMC_TYPE_CORE PMC_MCK>;
  123. };
  124. tcb0: timer@fff7c000 {
  125. compatible = "atmel,at91rm9200-tcb", "simple-mfd", "syscon";
  126. #address-cells = <1>;
  127. #size-cells = <0>;
  128. reg = <0xfff7c000 0x100>;
  129. interrupts = <19 IRQ_TYPE_LEVEL_HIGH 0>;
  130. clocks = <&pmc PMC_TYPE_PERIPHERAL 19>, <&slow_xtal>;
  131. clock-names = "t0_clk", "slow_clk";
  132. };
  133. reset-controller@fffffd00 {
  134. compatible = "atmel,at91sam9260-rstc";
  135. reg = <0xfffffd00 0x10>;
  136. clocks = <&slow_xtal>;
  137. };
  138. shdwc@fffffd10 {
  139. compatible = "atmel,at91sam9260-shdwc";
  140. reg = <0xfffffd10 0x10>;
  141. clocks = <&slow_xtal>;
  142. };
  143. pinctrl@fffff200 {
  144. #address-cells = <1>;
  145. #size-cells = <1>;
  146. compatible = "atmel,at91rm9200-pinctrl", "simple-bus";
  147. ranges = <0xfffff200 0xfffff200 0xa00>;
  148. atmel,mux-mask = <
  149. /* A B */
  150. 0xfffffffb 0xffffe07f /* pioA */
  151. 0x0007ffff 0x39072fff /* pioB */
  152. 0xffffffff 0x3ffffff8 /* pioC */
  153. 0xfffffbff 0xffffffff /* pioD */
  154. 0xffe00fff 0xfbfcff00 /* pioE */
  155. >;
  156. /* shared pinctrl settings */
  157. dbgu {
  158. pinctrl_dbgu: dbgu-0 {
  159. atmel,pins =
  160. <AT91_PIOC 30 AT91_PERIPH_A AT91_PINCTRL_PULL_UP
  161. AT91_PIOC 31 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  162. };
  163. };
  164. usart0 {
  165. pinctrl_usart0: usart0-0 {
  166. atmel,pins =
  167. <AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_PULL_UP
  168. AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;
  169. };
  170. pinctrl_usart0_rts: usart0_rts-0 {
  171. atmel,pins =
  172. <AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA28 periph A */
  173. };
  174. pinctrl_usart0_cts: usart0_cts-0 {
  175. atmel,pins =
  176. <AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA29 periph A */
  177. };
  178. };
  179. usart1 {
  180. pinctrl_usart1: usart1-0 {
  181. atmel,pins =
  182. <AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP
  183. AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;
  184. };
  185. pinctrl_usart1_rts: usart1_rts-0 {
  186. atmel,pins =
  187. <AT91_PIOD 7 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD7 periph B */
  188. };
  189. pinctrl_usart1_cts: usart1_cts-0 {
  190. atmel,pins =
  191. <AT91_PIOD 8 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD8 periph B */
  192. };
  193. };
  194. usart2 {
  195. pinctrl_usart2: usart2-0 {
  196. atmel,pins =
  197. <AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_PULL_UP
  198. AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;
  199. };
  200. pinctrl_usart2_rts: usart2_rts-0 {
  201. atmel,pins =
  202. <AT91_PIOD 5 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD5 periph B */
  203. };
  204. pinctrl_usart2_cts: usart2_cts-0 {
  205. atmel,pins =
  206. <AT91_PIOD 6 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD6 periph B */
  207. };
  208. };
  209. nand {
  210. pinctrl_nand_rb: nand-rb-0 {
  211. atmel,pins =
  212. <AT91_PIOA 22 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>;
  213. };
  214. pinctrl_nand_cs: nand-cs-0 {
  215. atmel,pins =
  216. <AT91_PIOD 15 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>;
  217. };
  218. };
  219. macb {
  220. pinctrl_macb_rmii: macb_rmii-0 {
  221. atmel,pins =
  222. <AT91_PIOC 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC25 periph B */
  223. AT91_PIOE 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE21 periph A */
  224. AT91_PIOE 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE23 periph A */
  225. AT91_PIOE 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE24 periph A */
  226. AT91_PIOE 25 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE25 periph A */
  227. AT91_PIOE 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE26 periph A */
  228. AT91_PIOE 27 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE27 periph A */
  229. AT91_PIOE 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE28 periph A */
  230. AT91_PIOE 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE29 periph A */
  231. AT91_PIOE 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PE30 periph A */
  232. };
  233. pinctrl_macb_rmii_mii: macb_rmii_mii-0 {
  234. atmel,pins =
  235. <AT91_PIOC 20 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC20 periph B */
  236. AT91_PIOC 21 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC21 periph B */
  237. AT91_PIOC 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC22 periph B */
  238. AT91_PIOC 23 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC23 periph B */
  239. AT91_PIOC 24 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC24 periph B */
  240. AT91_PIOC 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC25 periph B */
  241. AT91_PIOC 27 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC27 periph B */
  242. AT91_PIOE 22 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PE22 periph B */
  243. };
  244. };
  245. mmc0 {
  246. pinctrl_mmc0_clk: mmc0_clk-0 {
  247. atmel,pins =
  248. <AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA12 periph A */
  249. };
  250. pinctrl_mmc0_slot0_cmd_dat0: mmc0_slot0_cmd_dat0-0 {
  251. atmel,pins =
  252. <AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA1 periph A with pullup */
  253. AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA0 periph A with pullup */
  254. };
  255. pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 {
  256. atmel,pins =
  257. <AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA3 periph A with pullup */
  258. AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA4 periph A with pullup */
  259. AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA5 periph A with pullup */
  260. };
  261. pinctrl_mmc0_slot1_cmd_dat0: mmc0_slot1_cmd_dat0-0 {
  262. atmel,pins =
  263. <AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA16 periph A with pullup */
  264. AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA17 periph A with pullup */
  265. };
  266. pinctrl_mmc0_slot1_dat1_3: mmc0_slot1_dat1_3-0 {
  267. atmel,pins =
  268. <AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA18 periph A with pullup */
  269. AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA19 periph A with pullup */
  270. AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA20 periph A with pullup */
  271. };
  272. };
  273. mmc1 {
  274. pinctrl_mmc1_clk: mmc1_clk-0 {
  275. atmel,pins =
  276. <AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA6 periph A */
  277. };
  278. pinctrl_mmc1_slot0_cmd_dat0: mmc1_slot0_cmd_dat0-0 {
  279. atmel,pins =
  280. <AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA7 periph A with pullup */
  281. AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA8 periph A with pullup */
  282. };
  283. pinctrl_mmc1_slot0_dat1_3: mmc1_slot0_dat1_3-0 {
  284. atmel,pins =
  285. <AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA9 periph A with pullup */
  286. AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA10 periph A with pullup */
  287. AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA11 periph A with pullup */
  288. };
  289. pinctrl_mmc1_slot1_cmd_dat0: mmc1_slot1_cmd_dat0-0 {
  290. atmel,pins =
  291. <AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA21 periph A with pullup */
  292. AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA22 periph A with pullup */
  293. };
  294. pinctrl_mmc1_slot1_dat1_3: mmc1_slot1_dat1_3-0 {
  295. atmel,pins =
  296. <AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA23 periph A with pullup */
  297. AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA24 periph A with pullup */
  298. AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA25 periph A with pullup */
  299. };
  300. };
  301. ssc0 {
  302. pinctrl_ssc0_tx: ssc0_tx-0 {
  303. atmel,pins =
  304. <AT91_PIOB 0 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB0 periph B */
  305. AT91_PIOB 1 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB1 periph B */
  306. AT91_PIOB 2 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB2 periph B */
  307. };
  308. pinctrl_ssc0_rx: ssc0_rx-0 {
  309. atmel,pins =
  310. <AT91_PIOB 3 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB3 periph B */
  311. AT91_PIOB 4 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB4 periph B */
  312. AT91_PIOB 5 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB5 periph B */
  313. };
  314. };
  315. ssc1 {
  316. pinctrl_ssc1_tx: ssc1_tx-0 {
  317. atmel,pins =
  318. <AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB6 periph A */
  319. AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB7 periph A */
  320. AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB8 periph A */
  321. };
  322. pinctrl_ssc1_rx: ssc1_rx-0 {
  323. atmel,pins =
  324. <AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A */
  325. AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB10 periph A */
  326. AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB11 periph A */
  327. };
  328. };
  329. spi0 {
  330. pinctrl_spi0: spi0-0 {
  331. atmel,pins =
  332. <AT91_PIOA 0 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA0 periph B SPI0_MISO pin */
  333. AT91_PIOA 1 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA1 periph B SPI0_MOSI pin */
  334. AT91_PIOA 2 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA2 periph B SPI0_SPCK pin */
  335. };
  336. };
  337. spi1 {
  338. pinctrl_spi1: spi1-0 {
  339. atmel,pins =
  340. <AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A SPI1_MISO pin */
  341. AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A SPI1_MOSI pin */
  342. AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB14 periph A SPI1_SPCK pin */
  343. };
  344. };
  345. tcb0 {
  346. pinctrl_tcb0_tclk0: tcb0_tclk0-0 {
  347. atmel,pins = <AT91_PIOB 28 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  348. };
  349. pinctrl_tcb0_tclk1: tcb0_tclk1-0 {
  350. atmel,pins = <AT91_PIOC 28 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  351. };
  352. pinctrl_tcb0_tclk2: tcb0_tclk2-0 {
  353. atmel,pins = <AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  354. };
  355. pinctrl_tcb0_tioa0: tcb0_tioa0-0 {
  356. atmel,pins = <AT91_PIOE 18 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  357. };
  358. pinctrl_tcb0_tioa1: tcb0_tioa1-0 {
  359. atmel,pins = <AT91_PIOE 8 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  360. };
  361. pinctrl_tcb0_tioa2: tcb0_tioa2-0 {
  362. atmel,pins = <AT91_PIOB 17 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  363. };
  364. pinctrl_tcb0_tiob0: tcb0_tiob0-0 {
  365. atmel,pins = <AT91_PIOE 19 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  366. };
  367. pinctrl_tcb0_tiob1: tcb0_tiob1-0 {
  368. atmel,pins = <AT91_PIOE 9 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  369. };
  370. pinctrl_tcb0_tiob2: tcb0_tiob2-0 {
  371. atmel,pins = <AT91_PIOB 18 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  372. };
  373. };
  374. fb {
  375. pinctrl_fb: fb-0 {
  376. atmel,pins =
  377. <AT91_PIOC 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC1 periph A */
  378. AT91_PIOC 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC2 periph A */
  379. AT91_PIOC 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC3 periph A */
  380. AT91_PIOB 9 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB9 periph B */
  381. AT91_PIOC 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC6 periph A */
  382. AT91_PIOC 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC7 periph A */
  383. AT91_PIOC 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC8 periph A */
  384. AT91_PIOC 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC9 periph A */
  385. AT91_PIOC 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC10 periph A */
  386. AT91_PIOC 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC11 periph A */
  387. AT91_PIOC 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC14 periph A */
  388. AT91_PIOC 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC15 periph A */
  389. AT91_PIOC 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC16 periph A */
  390. AT91_PIOC 12 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC12 periph B */
  391. AT91_PIOC 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC18 periph A */
  392. AT91_PIOC 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC19 periph A */
  393. AT91_PIOC 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC22 periph A */
  394. AT91_PIOC 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC23 periph A */
  395. AT91_PIOC 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC24 periph A */
  396. AT91_PIOC 17 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC17 periph B */
  397. AT91_PIOC 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC26 periph A */
  398. AT91_PIOC 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC27 periph A */
  399. };
  400. };
  401. can {
  402. pinctrl_can_rx_tx: can_rx_tx {
  403. atmel,pins =
  404. <AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* CANRX, conflicts with IRQ0 */
  405. AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* CANTX, conflicts with PCK0 */
  406. };
  407. };
  408. ac97 {
  409. pinctrl_ac97: ac97-0 {
  410. atmel,pins =
  411. <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A AC97FS pin */
  412. AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A AC97CK pin */
  413. AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB14 periph A AC97TX pin */
  414. AT91_PIOB 3 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB14 periph A AC97RX pin */
  415. };
  416. };
  417. pioA: gpio@fffff200 {
  418. compatible = "atmel,at91rm9200-gpio";
  419. reg = <0xfffff200 0x200>;
  420. interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
  421. #gpio-cells = <2>;
  422. gpio-controller;
  423. interrupt-controller;
  424. #interrupt-cells = <2>;
  425. clocks = <&pmc PMC_TYPE_PERIPHERAL 2>;
  426. };
  427. pioB: gpio@fffff400 {
  428. compatible = "atmel,at91rm9200-gpio";
  429. reg = <0xfffff400 0x200>;
  430. interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
  431. #gpio-cells = <2>;
  432. gpio-controller;
  433. interrupt-controller;
  434. #interrupt-cells = <2>;
  435. clocks = <&pmc PMC_TYPE_PERIPHERAL 3>;
  436. };
  437. pioC: gpio@fffff600 {
  438. compatible = "atmel,at91rm9200-gpio";
  439. reg = <0xfffff600 0x200>;
  440. interrupts = <4 IRQ_TYPE_LEVEL_HIGH 1>;
  441. #gpio-cells = <2>;
  442. gpio-controller;
  443. interrupt-controller;
  444. #interrupt-cells = <2>;
  445. clocks = <&pmc PMC_TYPE_PERIPHERAL 4>;
  446. };
  447. pioD: gpio@fffff800 {
  448. compatible = "atmel,at91rm9200-gpio";
  449. reg = <0xfffff800 0x200>;
  450. interrupts = <4 IRQ_TYPE_LEVEL_HIGH 1>;
  451. #gpio-cells = <2>;
  452. gpio-controller;
  453. interrupt-controller;
  454. #interrupt-cells = <2>;
  455. clocks = <&pmc PMC_TYPE_PERIPHERAL 4>;
  456. };
  457. pioE: gpio@fffffa00 {
  458. compatible = "atmel,at91rm9200-gpio";
  459. reg = <0xfffffa00 0x200>;
  460. interrupts = <4 IRQ_TYPE_LEVEL_HIGH 1>;
  461. #gpio-cells = <2>;
  462. gpio-controller;
  463. interrupt-controller;
  464. #interrupt-cells = <2>;
  465. clocks = <&pmc PMC_TYPE_PERIPHERAL 4>;
  466. };
  467. };
  468. dbgu: serial@ffffee00 {
  469. compatible = "atmel,at91sam9260-dbgu", "atmel,at91sam9260-usart";
  470. reg = <0xffffee00 0x200>;
  471. atmel,usart-mode = <AT91_USART_MODE_SERIAL>;
  472. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  473. pinctrl-names = "default";
  474. pinctrl-0 = <&pinctrl_dbgu>;
  475. clocks = <&pmc PMC_TYPE_CORE PMC_MCK>;
  476. clock-names = "usart";
  477. status = "disabled";
  478. };
  479. usart0: serial@fff8c000 {
  480. compatible = "atmel,at91sam9260-usart";
  481. reg = <0xfff8c000 0x200>;
  482. atmel,usart-mode = <AT91_USART_MODE_SERIAL>;
  483. interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>;
  484. atmel,use-dma-rx;
  485. atmel,use-dma-tx;
  486. pinctrl-names = "default";
  487. pinctrl-0 = <&pinctrl_usart0>;
  488. clocks = <&pmc PMC_TYPE_PERIPHERAL 7>;
  489. clock-names = "usart";
  490. status = "disabled";
  491. };
  492. usart1: serial@fff90000 {
  493. compatible = "atmel,at91sam9260-usart";
  494. reg = <0xfff90000 0x200>;
  495. atmel,usart-mode = <AT91_USART_MODE_SERIAL>;
  496. interrupts = <8 IRQ_TYPE_LEVEL_HIGH 5>;
  497. atmel,use-dma-rx;
  498. atmel,use-dma-tx;
  499. pinctrl-names = "default";
  500. pinctrl-0 = <&pinctrl_usart1>;
  501. clocks = <&pmc PMC_TYPE_PERIPHERAL 8>;
  502. clock-names = "usart";
  503. status = "disabled";
  504. };
  505. usart2: serial@fff94000 {
  506. compatible = "atmel,at91sam9260-usart";
  507. reg = <0xfff94000 0x200>;
  508. atmel,usart-mode = <AT91_USART_MODE_SERIAL>;
  509. interrupts = <9 IRQ_TYPE_LEVEL_HIGH 5>;
  510. atmel,use-dma-rx;
  511. atmel,use-dma-tx;
  512. pinctrl-names = "default";
  513. pinctrl-0 = <&pinctrl_usart2>;
  514. clocks = <&pmc PMC_TYPE_PERIPHERAL 9>;
  515. clock-names = "usart";
  516. status = "disabled";
  517. };
  518. ssc0: ssc@fff98000 {
  519. compatible = "atmel,at91rm9200-ssc";
  520. reg = <0xfff98000 0x4000>;
  521. interrupts = <16 IRQ_TYPE_LEVEL_HIGH 5>;
  522. pinctrl-names = "default";
  523. pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
  524. clocks = <&pmc PMC_TYPE_PERIPHERAL 16>;
  525. clock-names = "pclk";
  526. status = "disabled";
  527. };
  528. ssc1: ssc@fff9c000 {
  529. compatible = "atmel,at91rm9200-ssc";
  530. reg = <0xfff9c000 0x4000>;
  531. interrupts = <17 IRQ_TYPE_LEVEL_HIGH 5>;
  532. pinctrl-names = "default";
  533. pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>;
  534. clocks = <&pmc PMC_TYPE_PERIPHERAL 17>;
  535. clock-names = "pclk";
  536. status = "disabled";
  537. };
  538. ac97: sound@fffa0000 {
  539. compatible = "atmel,at91sam9263-ac97c";
  540. reg = <0xfffa0000 0x4000>;
  541. interrupts = <18 IRQ_TYPE_LEVEL_HIGH 5>;
  542. pinctrl-names = "default";
  543. pinctrl-0 = <&pinctrl_ac97>;
  544. clocks = <&pmc PMC_TYPE_PERIPHERAL 18>;
  545. clock-names = "ac97_clk";
  546. status = "disabled";
  547. };
  548. macb0: ethernet@fffbc000 {
  549. compatible = "cdns,at91sam9260-macb", "cdns,macb";
  550. reg = <0xfffbc000 0x100>;
  551. interrupts = <21 IRQ_TYPE_LEVEL_HIGH 3>;
  552. pinctrl-names = "default";
  553. pinctrl-0 = <&pinctrl_macb_rmii>;
  554. clocks = <&pmc PMC_TYPE_PERIPHERAL 21>, <&pmc PMC_TYPE_PERIPHERAL 21>;
  555. clock-names = "hclk", "pclk";
  556. status = "disabled";
  557. };
  558. usb1: gadget@fff78000 {
  559. compatible = "atmel,at91sam9263-udc";
  560. reg = <0xfff78000 0x4000>;
  561. interrupts = <24 IRQ_TYPE_LEVEL_HIGH 2>;
  562. clocks = <&pmc PMC_TYPE_PERIPHERAL 24>, <&pmc PMC_TYPE_SYSTEM 7>;
  563. clock-names = "pclk", "hclk";
  564. status = "disabled";
  565. };
  566. i2c0: i2c@fff88000 {
  567. compatible = "atmel,at91sam9260-i2c";
  568. reg = <0xfff88000 0x100>;
  569. interrupts = <13 IRQ_TYPE_LEVEL_HIGH 6>;
  570. #address-cells = <1>;
  571. #size-cells = <0>;
  572. clocks = <&pmc PMC_TYPE_PERIPHERAL 13>;
  573. status = "disabled";
  574. };
  575. mmc0: mmc@fff80000 {
  576. compatible = "atmel,hsmci";
  577. reg = <0xfff80000 0x600>;
  578. interrupts = <10 IRQ_TYPE_LEVEL_HIGH 0>;
  579. #address-cells = <1>;
  580. #size-cells = <0>;
  581. clocks = <&pmc PMC_TYPE_PERIPHERAL 10>;
  582. clock-names = "mci_clk";
  583. status = "disabled";
  584. };
  585. mmc1: mmc@fff84000 {
  586. compatible = "atmel,hsmci";
  587. reg = <0xfff84000 0x600>;
  588. interrupts = <11 IRQ_TYPE_LEVEL_HIGH 0>;
  589. #address-cells = <1>;
  590. #size-cells = <0>;
  591. clocks = <&pmc PMC_TYPE_PERIPHERAL 11>;
  592. clock-names = "mci_clk";
  593. status = "disabled";
  594. };
  595. watchdog@fffffd40 {
  596. compatible = "atmel,at91sam9260-wdt";
  597. reg = <0xfffffd40 0x10>;
  598. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  599. clocks = <&slow_xtal>;
  600. atmel,watchdog-type = "hardware";
  601. atmel,reset-type = "all";
  602. atmel,dbg-halt;
  603. status = "disabled";
  604. };
  605. spi0: spi@fffa4000 {
  606. #address-cells = <1>;
  607. #size-cells = <0>;
  608. compatible = "atmel,at91rm9200-spi";
  609. reg = <0xfffa4000 0x200>;
  610. interrupts = <14 IRQ_TYPE_LEVEL_HIGH 3>;
  611. pinctrl-names = "default";
  612. pinctrl-0 = <&pinctrl_spi0>;
  613. clocks = <&pmc PMC_TYPE_PERIPHERAL 14>;
  614. clock-names = "spi_clk";
  615. status = "disabled";
  616. };
  617. spi1: spi@fffa8000 {
  618. #address-cells = <1>;
  619. #size-cells = <0>;
  620. compatible = "atmel,at91rm9200-spi";
  621. reg = <0xfffa8000 0x200>;
  622. interrupts = <15 IRQ_TYPE_LEVEL_HIGH 3>;
  623. pinctrl-names = "default";
  624. pinctrl-0 = <&pinctrl_spi1>;
  625. clocks = <&pmc PMC_TYPE_PERIPHERAL 15>;
  626. clock-names = "spi_clk";
  627. status = "disabled";
  628. };
  629. pwm0: pwm@fffb8000 {
  630. compatible = "atmel,at91sam9rl-pwm";
  631. reg = <0xfffb8000 0x300>;
  632. interrupts = <20 IRQ_TYPE_LEVEL_HIGH 4>;
  633. #pwm-cells = <3>;
  634. clocks = <&pmc PMC_TYPE_PERIPHERAL 20>;
  635. clock-names = "pwm_clk";
  636. status = "disabled";
  637. };
  638. can: can@fffac000 {
  639. compatible = "atmel,at91sam9263-can";
  640. reg = <0xfffac000 0x300>;
  641. interrupts = <12 IRQ_TYPE_LEVEL_HIGH 3>;
  642. pinctrl-names = "default";
  643. pinctrl-0 = <&pinctrl_can_rx_tx>;
  644. clocks = <&pmc PMC_TYPE_PERIPHERAL 12>;
  645. clock-names = "can_clk";
  646. };
  647. rtc@fffffd20 {
  648. compatible = "atmel,at91sam9260-rtt";
  649. reg = <0xfffffd20 0x10>;
  650. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  651. clocks = <&slow_xtal>;
  652. status = "disabled";
  653. };
  654. rtc@fffffd50 {
  655. compatible = "atmel,at91sam9260-rtt";
  656. reg = <0xfffffd50 0x10>;
  657. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  658. clocks = <&slow_xtal>;
  659. status = "disabled";
  660. };
  661. gpbr: syscon@fffffd60 {
  662. compatible = "atmel,at91sam9260-gpbr", "syscon";
  663. reg = <0xfffffd60 0x50>;
  664. status = "disabled";
  665. };
  666. };
  667. fb0: fb@700000 {
  668. compatible = "atmel,at91sam9263-lcdc";
  669. reg = <0x00700000 0x1000>;
  670. interrupts = <26 IRQ_TYPE_LEVEL_HIGH 3>;
  671. pinctrl-names = "default";
  672. pinctrl-0 = <&pinctrl_fb>;
  673. clocks = <&pmc PMC_TYPE_PERIPHERAL 26>, <&pmc PMC_TYPE_PERIPHERAL 26>;
  674. clock-names = "lcdc_clk", "hclk";
  675. status = "disabled";
  676. };
  677. usb0: ohci@a00000 {
  678. compatible = "atmel,at91rm9200-ohci", "usb-ohci";
  679. reg = <0x00a00000 0x100000>;
  680. interrupts = <29 IRQ_TYPE_LEVEL_HIGH 2>;
  681. clocks = <&pmc PMC_TYPE_PERIPHERAL 29>, <&pmc PMC_TYPE_PERIPHERAL 29>, <&pmc PMC_TYPE_SYSTEM 6>;
  682. clock-names = "ohci_clk", "hclk", "uhpck";
  683. status = "disabled";
  684. };
  685. ebi0: ebi@10000000 {
  686. compatible = "atmel,at91sam9263-ebi0";
  687. #address-cells = <2>;
  688. #size-cells = <1>;
  689. atmel,smc = <&smc0>;
  690. atmel,matrix = <&matrix>;
  691. reg = <0x10000000 0x80000000>;
  692. ranges = <0x0 0x0 0x10000000 0x10000000
  693. 0x1 0x0 0x20000000 0x10000000
  694. 0x2 0x0 0x30000000 0x10000000
  695. 0x3 0x0 0x40000000 0x10000000
  696. 0x4 0x0 0x50000000 0x10000000
  697. 0x5 0x0 0x60000000 0x10000000>;
  698. clocks = <&pmc PMC_TYPE_CORE PMC_MCK>;
  699. status = "disabled";
  700. nand_controller0: nand-controller {
  701. compatible = "atmel,at91sam9260-nand-controller";
  702. #address-cells = <2>;
  703. #size-cells = <1>;
  704. ranges;
  705. status = "disabled";
  706. };
  707. };
  708. ebi1: ebi@70000000 {
  709. compatible = "atmel,at91sam9263-ebi1";
  710. #address-cells = <2>;
  711. #size-cells = <1>;
  712. atmel,smc = <&smc1>;
  713. atmel,matrix = <&matrix>;
  714. reg = <0x80000000 0x20000000>;
  715. ranges = <0x0 0x0 0x80000000 0x10000000
  716. 0x1 0x0 0x90000000 0x10000000>;
  717. clocks = <&pmc PMC_TYPE_CORE PMC_MCK>;
  718. status = "disabled";
  719. nand_controller1: nand-controller {
  720. compatible = "atmel,at91sam9260-nand-controller";
  721. #address-cells = <2>;
  722. #size-cells = <1>;
  723. ranges;
  724. status = "disabled";
  725. };
  726. };
  727. };
  728. i2c-gpio-0 {
  729. compatible = "i2c-gpio";
  730. gpios = <&pioB 4 GPIO_ACTIVE_HIGH /* sda */
  731. &pioB 5 GPIO_ACTIVE_HIGH /* scl */
  732. >;
  733. i2c-gpio,sda-open-drain;
  734. i2c-gpio,scl-open-drain;
  735. i2c-gpio,delay-us = <2>; /* ~100 kHz */
  736. #address-cells = <1>;
  737. #size-cells = <0>;
  738. status = "disabled";
  739. };
  740. };