am335x-chilisom.dtsi 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (C) 2015 Jablotron s.r.o. -- https://www.jablotron.com/
  4. * Author: Rostislav Lisovy <[email protected]>
  5. */
  6. #include "am33xx.dtsi"
  7. #include <dt-bindings/interrupt-controller/irq.h>
  8. / {
  9. model = "Grinn AM335x ChiliSOM";
  10. compatible = "grinn,am335x-chilisom", "ti,am33xx";
  11. cpus {
  12. cpu@0 {
  13. cpu0-supply = <&dcdc2_reg>;
  14. };
  15. };
  16. memory@80000000 {
  17. device_type = "memory";
  18. reg = <0x80000000 0x20000000>; /* 512 MB */
  19. };
  20. };
  21. &am33xx_pinmux {
  22. pinctrl-names = "default";
  23. i2c0_pins: pinmux_i2c0_pins {
  24. pinctrl-single,pins = <
  25. AM33XX_PADCONF(AM335X_PIN_I2C0_SDA, PIN_INPUT_PULLUP, MUX_MODE0)
  26. AM33XX_PADCONF(AM335X_PIN_I2C0_SCL, PIN_INPUT_PULLUP, MUX_MODE0)
  27. >;
  28. };
  29. nandflash_pins: nandflash_pins {
  30. pinctrl-single,pins = <
  31. AM33XX_PADCONF(AM335X_PIN_GPMC_AD0, PIN_INPUT_PULLDOWN, MUX_MODE0)
  32. AM33XX_PADCONF(AM335X_PIN_GPMC_AD1, PIN_INPUT_PULLDOWN, MUX_MODE0)
  33. AM33XX_PADCONF(AM335X_PIN_GPMC_AD2, PIN_INPUT_PULLDOWN, MUX_MODE0)
  34. AM33XX_PADCONF(AM335X_PIN_GPMC_AD3, PIN_INPUT_PULLDOWN, MUX_MODE0)
  35. AM33XX_PADCONF(AM335X_PIN_GPMC_AD4, PIN_INPUT_PULLDOWN, MUX_MODE0)
  36. AM33XX_PADCONF(AM335X_PIN_GPMC_AD5, PIN_INPUT_PULLDOWN, MUX_MODE0)
  37. AM33XX_PADCONF(AM335X_PIN_GPMC_AD6, PIN_INPUT_PULLDOWN, MUX_MODE0)
  38. AM33XX_PADCONF(AM335X_PIN_GPMC_AD7, PIN_INPUT_PULLDOWN, MUX_MODE0)
  39. AM33XX_PADCONF(AM335X_PIN_GPMC_WAIT0, PIN_INPUT_PULLUP, MUX_MODE0)
  40. AM33XX_PADCONF(AM335X_PIN_GPMC_CSN0, PIN_OUTPUT_PULLUP, MUX_MODE0)
  41. AM33XX_PADCONF(AM335X_PIN_GPMC_ADVN_ALE, PIN_OUTPUT_PULLUP, MUX_MODE0)
  42. AM33XX_PADCONF(AM335X_PIN_GPMC_OEN_REN, PIN_OUTPUT_PULLUP, MUX_MODE0)
  43. AM33XX_PADCONF(AM335X_PIN_GPMC_WEN, PIN_OUTPUT_PULLUP, MUX_MODE0)
  44. AM33XX_PADCONF(AM335X_PIN_GPMC_BEN0_CLE, PIN_OUTPUT_PULLUP, MUX_MODE0)
  45. >;
  46. };
  47. };
  48. &i2c0 {
  49. pinctrl-names = "default";
  50. pinctrl-0 = <&i2c0_pins>;
  51. status = "okay";
  52. clock-frequency = <400000>;
  53. tps: tps@24 {
  54. reg = <0x24>;
  55. };
  56. };
  57. /include/ "tps65217.dtsi"
  58. &tps {
  59. regulators {
  60. dcdc1_reg: regulator@0 {
  61. regulator-name = "vdds_dpr";
  62. regulator-always-on;
  63. };
  64. dcdc2_reg: regulator@1 {
  65. /* VDD_MPU voltage limits 0.95V - 1.26V with +/-4% tolerance */
  66. regulator-name = "vdd_mpu";
  67. regulator-min-microvolt = <925000>;
  68. regulator-max-microvolt = <1325000>;
  69. regulator-boot-on;
  70. regulator-always-on;
  71. };
  72. dcdc3_reg: regulator@2 {
  73. /* VDD_CORE voltage limits 0.95V - 1.1V with +/-4% tolerance */
  74. regulator-name = "vdd_core";
  75. regulator-min-microvolt = <925000>;
  76. regulator-max-microvolt = <1150000>;
  77. regulator-boot-on;
  78. regulator-always-on;
  79. };
  80. ldo1_reg: regulator@3 {
  81. regulator-name = "vio,vrtc,vdds";
  82. regulator-boot-on;
  83. regulator-always-on;
  84. };
  85. ldo2_reg: regulator@4 {
  86. regulator-name = "vdd_3v3aux";
  87. regulator-boot-on;
  88. regulator-always-on;
  89. };
  90. ldo3_reg: regulator@5 {
  91. regulator-name = "vdd_1v8";
  92. regulator-boot-on;
  93. regulator-always-on;
  94. };
  95. ldo4_reg: regulator@6 {
  96. regulator-name = "vdd_3v3d";
  97. regulator-boot-on;
  98. regulator-always-on;
  99. };
  100. };
  101. };
  102. &rtc {
  103. system-power-controller;
  104. pinctrl-0 = <&ext_wakeup>;
  105. pinctrl-names = "default";
  106. ext_wakeup: ext-wakeup {
  107. pins = "ext_wakeup0";
  108. input-enable;
  109. };
  110. };
  111. /* NAND Flash */
  112. &elm {
  113. status = "okay";
  114. };
  115. &gpmc {
  116. status = "okay";
  117. pinctrl-names = "default";
  118. pinctrl-0 = <&nandflash_pins>;
  119. ranges = <0 0 0x08000000 0x01000000>; /* CS0 0 @addr 0x08000000, size 0x01000000 */
  120. nand@0,0 {
  121. compatible = "ti,omap2-nand";
  122. reg = <0 0 4>; /* CS0, offset 0, IO size 4 */
  123. interrupt-parent = <&gpmc>;
  124. interrupts = <0 IRQ_TYPE_NONE>, /* fifoevent */
  125. <1 IRQ_TYPE_NONE>; /* termcount */
  126. rb-gpios = <&gpmc 0 GPIO_ACTIVE_HIGH>; /* gpmc_wait0 */
  127. ti,nand-ecc-opt = "bch8";
  128. ti,elm-id = <&elm>;
  129. nand-bus-width = <8>;
  130. gpmc,device-width = <1>;
  131. gpmc,sync-clk-ps = <0>;
  132. gpmc,cs-on-ns = <0>;
  133. gpmc,cs-rd-off-ns = <44>;
  134. gpmc,cs-wr-off-ns = <44>;
  135. gpmc,adv-on-ns = <6>;
  136. gpmc,adv-rd-off-ns = <34>;
  137. gpmc,adv-wr-off-ns = <44>;
  138. gpmc,we-on-ns = <0>;
  139. gpmc,we-off-ns = <40>;
  140. gpmc,oe-on-ns = <0>;
  141. gpmc,oe-off-ns = <54>;
  142. gpmc,access-ns = <64>;
  143. gpmc,rd-cycle-ns = <82>;
  144. gpmc,wr-cycle-ns = <82>;
  145. gpmc,bus-turnaround-ns = <0>;
  146. gpmc,cycle2cycle-delay-ns = <0>;
  147. gpmc,clk-activation-ns = <0>;
  148. gpmc,wr-access-ns = <40>;
  149. gpmc,wr-data-mux-bus-ns = <0>;
  150. };
  151. };