am335x-baltos.dtsi 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (C) 2012 Texas Instruments Incorporated - https://www.ti.com/
  4. */
  5. /*
  6. * VScom OnRISC
  7. * http://www.vscom.de
  8. */
  9. #include "am33xx.dtsi"
  10. #include <dt-bindings/pwm/pwm.h>
  11. #include <dt-bindings/interrupt-controller/irq.h>
  12. / {
  13. compatible = "vscom,onrisc", "ti,am33xx";
  14. cpus {
  15. cpu@0 {
  16. cpu0-supply = <&vdd1_reg>;
  17. };
  18. };
  19. memory@80000000 {
  20. device_type = "memory";
  21. reg = <0x80000000 0x10000000>; /* 256 MB */
  22. };
  23. vbat: fixedregulator0 {
  24. compatible = "regulator-fixed";
  25. regulator-name = "vbat";
  26. regulator-min-microvolt = <5000000>;
  27. regulator-max-microvolt = <5000000>;
  28. regulator-boot-on;
  29. };
  30. wl12xx_vmmc: fixedregulator2 {
  31. pinctrl-names = "default";
  32. pinctrl-0 = <&wl12xx_gpio>;
  33. compatible = "regulator-fixed";
  34. regulator-name = "vwl1271";
  35. regulator-min-microvolt = <3300000>;
  36. regulator-max-microvolt = <3300000>;
  37. gpio = <&gpio3 8 0>;
  38. startup-delay-us = <70000>;
  39. enable-active-high;
  40. };
  41. };
  42. &am33xx_pinmux {
  43. mmc2_pins: pinmux_mmc2_pins {
  44. pinctrl-single,pins = <
  45. AM33XX_PADCONF(AM335X_PIN_GPMC_AD8, PIN_INPUT_PULLUP, MUX_MODE2) /* gpmc_ad8.mmc1_dat0_mux0 */
  46. AM33XX_PADCONF(AM335X_PIN_GPMC_AD9, PIN_INPUT_PULLUP, MUX_MODE2) /* gpmc_ad9.mmc1_dat1_mux0 */
  47. AM33XX_PADCONF(AM335X_PIN_GPMC_AD10, PIN_INPUT_PULLUP, MUX_MODE2) /* gpmc_ad10.mmc1_dat2_mux0 */
  48. AM33XX_PADCONF(AM335X_PIN_GPMC_AD11, PIN_INPUT_PULLUP, MUX_MODE2) /* gpmc_ad11.mmc1_dat3_mux0 */
  49. AM33XX_PADCONF(AM335X_PIN_GPMC_CSN1, PIN_INPUT_PULLUP, MUX_MODE2) /* gpmc_csn1.mmc1_clk_mux0 */
  50. AM33XX_PADCONF(AM335X_PIN_GPMC_CSN2, PIN_INPUT_PULLUP, MUX_MODE2) /* gpmc_csn2.mmc1_cmd_mux0 */
  51. AM33XX_PADCONF(AM335X_PIN_EMU0, PIN_INPUT_PULLUP, MUX_MODE7) /* emu0.gpio3[7] */
  52. >;
  53. };
  54. wl12xx_gpio: pinmux_wl12xx_gpio {
  55. pinctrl-single,pins = <
  56. AM33XX_PADCONF(AM335X_PIN_EMU1, PIN_OUTPUT_PULLUP, MUX_MODE7) /* emu1.gpio3[8] */
  57. >;
  58. };
  59. tps65910_pins: pinmux_tps65910_pins {
  60. pinctrl-single,pins = <
  61. AM33XX_PADCONF(AM335X_PIN_GPMC_BEN1, PIN_INPUT_PULLUP, MUX_MODE7) /* gpmc_ben1.gpio1[28] */
  62. >;
  63. };
  64. i2c1_pins: pinmux_i2c1_pins {
  65. pinctrl-single,pins = <
  66. AM33XX_PADCONF(AM335X_PIN_SPI0_D1, PIN_INPUT, MUX_MODE2) /* spi0_d1.i2c1_sda_mux3 */
  67. AM33XX_PADCONF(AM335X_PIN_SPI0_CS0, PIN_INPUT, MUX_MODE2) /* spi0_cs0.i2c1_scl_mux3 */
  68. >;
  69. };
  70. uart0_pins: pinmux_uart0_pins {
  71. pinctrl-single,pins = <
  72. AM33XX_PADCONF(AM335X_PIN_UART0_RXD, PIN_INPUT_PULLUP, MUX_MODE0)
  73. AM33XX_PADCONF(AM335X_PIN_UART0_TXD, PIN_OUTPUT_PULLDOWN, MUX_MODE0)
  74. >;
  75. };
  76. cpsw_default: cpsw_default {
  77. pinctrl-single,pins = <
  78. /* Slave 1 */
  79. AM33XX_PADCONF(AM335X_PIN_MII1_CRS, PIN_INPUT_PULLDOWN, MUX_MODE1) /* mii1_crs.rmii1_crs_dv */
  80. AM33XX_PADCONF(AM335X_PIN_MII1_TX_EN, PIN_OUTPUT_PULLDOWN, MUX_MODE1) /* mii1_tx_en.rmii1_txen */
  81. AM33XX_PADCONF(AM335X_PIN_MII1_TXD1, PIN_OUTPUT_PULLDOWN, MUX_MODE1) /* mii1_txd1.rmii1_txd1 */
  82. AM33XX_PADCONF(AM335X_PIN_MII1_TXD0, PIN_OUTPUT_PULLDOWN, MUX_MODE1) /* mii1_txd0.rmii1_txd0 */
  83. AM33XX_PADCONF(AM335X_PIN_MII1_RXD1, PIN_INPUT_PULLDOWN, MUX_MODE1) /* mii1_rxd1.rmii1_rxd1 */
  84. AM33XX_PADCONF(AM335X_PIN_MII1_RXD0, PIN_INPUT_PULLDOWN, MUX_MODE1) /* mii1_rxd0.rmii1_rxd0 */
  85. AM33XX_PADCONF(AM335X_PIN_RMII1_REF_CLK, PIN_INPUT_PULLDOWN, MUX_MODE0) /* rmii1_ref_clk.rmii1_refclk */
  86. /* Slave 2 */
  87. AM33XX_PADCONF(AM335X_PIN_GPMC_A0, PIN_OUTPUT_PULLDOWN, MUX_MODE2) /* gpmc_a0.rgmii2_tctl */
  88. AM33XX_PADCONF(AM335X_PIN_GPMC_A1, PIN_INPUT_PULLDOWN, MUX_MODE2) /* gpmc_a1.rgmii2_rctl */
  89. AM33XX_PADCONF(AM335X_PIN_GPMC_A2, PIN_OUTPUT_PULLDOWN, MUX_MODE2) /* gpmc_a2.rgmii2_td3 */
  90. AM33XX_PADCONF(AM335X_PIN_GPMC_A3, PIN_OUTPUT_PULLDOWN, MUX_MODE2) /* gpmc_a3.rgmii2_td2 */
  91. AM33XX_PADCONF(AM335X_PIN_GPMC_A4, PIN_OUTPUT_PULLDOWN, MUX_MODE2) /* gpmc_a4.rgmii2_td1 */
  92. AM33XX_PADCONF(AM335X_PIN_GPMC_A5, PIN_OUTPUT_PULLDOWN, MUX_MODE2) /* gpmc_a5.rgmii2_td0 */
  93. AM33XX_PADCONF(AM335X_PIN_GPMC_A6, PIN_OUTPUT_PULLDOWN, MUX_MODE2) /* gpmc_a6.rgmii2_tclk */
  94. AM33XX_PADCONF(AM335X_PIN_GPMC_A7, PIN_INPUT_PULLDOWN, MUX_MODE2) /* gpmc_a7.rgmii2_rclk */
  95. AM33XX_PADCONF(AM335X_PIN_GPMC_A8, PIN_INPUT_PULLDOWN, MUX_MODE2) /* gpmc_a8.rgmii2_rd3 */
  96. AM33XX_PADCONF(AM335X_PIN_GPMC_A9, PIN_INPUT_PULLDOWN, MUX_MODE2) /* gpmc_a9.rgmii2_rd2 */
  97. AM33XX_PADCONF(AM335X_PIN_GPMC_A10, PIN_INPUT_PULLDOWN, MUX_MODE2) /* gpmc_a10.rgmii2_rd1 */
  98. AM33XX_PADCONF(AM335X_PIN_GPMC_A11, PIN_INPUT_PULLDOWN, MUX_MODE2) /* gpmc_a11.rgmii2_rd0 */
  99. >;
  100. };
  101. cpsw_sleep: cpsw_sleep {
  102. pinctrl-single,pins = <
  103. /* Slave 1 reset value */
  104. AM33XX_PADCONF(AM335X_PIN_MII1_CRS, PIN_INPUT_PULLDOWN, MUX_MODE7)
  105. AM33XX_PADCONF(AM335X_PIN_MII1_TX_EN, PIN_INPUT_PULLDOWN, MUX_MODE7)
  106. AM33XX_PADCONF(AM335X_PIN_MII1_TXD1, PIN_INPUT_PULLDOWN, MUX_MODE7)
  107. AM33XX_PADCONF(AM335X_PIN_MII1_TXD0, PIN_INPUT_PULLDOWN, MUX_MODE7)
  108. AM33XX_PADCONF(AM335X_PIN_MII1_RXD1, PIN_INPUT_PULLDOWN, MUX_MODE7)
  109. AM33XX_PADCONF(AM335X_PIN_MII1_RXD0, PIN_INPUT_PULLDOWN, MUX_MODE7)
  110. AM33XX_PADCONF(AM335X_PIN_RMII1_REF_CLK, PIN_INPUT_PULLDOWN, MUX_MODE7)
  111. /* Slave 2 reset value*/
  112. AM33XX_PADCONF(AM335X_PIN_GPMC_A0, PIN_INPUT_PULLDOWN, MUX_MODE7)
  113. AM33XX_PADCONF(AM335X_PIN_GPMC_A1, PIN_INPUT_PULLDOWN, MUX_MODE7)
  114. AM33XX_PADCONF(AM335X_PIN_GPMC_A2, PIN_INPUT_PULLDOWN, MUX_MODE7)
  115. AM33XX_PADCONF(AM335X_PIN_GPMC_A3, PIN_INPUT_PULLDOWN, MUX_MODE7)
  116. AM33XX_PADCONF(AM335X_PIN_GPMC_A4, PIN_INPUT_PULLDOWN, MUX_MODE7)
  117. AM33XX_PADCONF(AM335X_PIN_GPMC_A5, PIN_INPUT_PULLDOWN, MUX_MODE7)
  118. AM33XX_PADCONF(AM335X_PIN_GPMC_A6, PIN_INPUT_PULLDOWN, MUX_MODE7)
  119. AM33XX_PADCONF(AM335X_PIN_GPMC_A7, PIN_INPUT_PULLDOWN, MUX_MODE7)
  120. AM33XX_PADCONF(AM335X_PIN_GPMC_A8, PIN_INPUT_PULLDOWN, MUX_MODE7)
  121. AM33XX_PADCONF(AM335X_PIN_GPMC_A9, PIN_INPUT_PULLDOWN, MUX_MODE7)
  122. AM33XX_PADCONF(AM335X_PIN_GPMC_A10, PIN_INPUT_PULLDOWN, MUX_MODE7)
  123. AM33XX_PADCONF(AM335X_PIN_GPMC_A11, PIN_INPUT_PULLDOWN, MUX_MODE7)
  124. >;
  125. };
  126. davinci_mdio_default: davinci_mdio_default {
  127. pinctrl-single,pins = <
  128. /* MDIO */
  129. AM33XX_PADCONF(AM335X_PIN_MDIO, PIN_INPUT_PULLUP | SLEWCTRL_FAST, MUX_MODE0) /* mdio_data.mdio_data */
  130. AM33XX_PADCONF(AM335X_PIN_MDC, PIN_OUTPUT_PULLUP, MUX_MODE0) /* mdio_clk.mdio_clk */
  131. >;
  132. };
  133. davinci_mdio_sleep: davinci_mdio_sleep {
  134. pinctrl-single,pins = <
  135. /* MDIO reset value */
  136. AM33XX_PADCONF(AM335X_PIN_MDIO, PIN_INPUT_PULLDOWN, MUX_MODE7)
  137. AM33XX_PADCONF(AM335X_PIN_MDC, PIN_INPUT_PULLDOWN, MUX_MODE7)
  138. >;
  139. };
  140. nandflash_pins_s0: nandflash_pins_s0 {
  141. pinctrl-single,pins = <
  142. AM33XX_PADCONF(AM335X_PIN_GPMC_AD0, PIN_INPUT_PULLUP, MUX_MODE0) /* gpmc_ad0.gpmc_ad0 */
  143. AM33XX_PADCONF(AM335X_PIN_GPMC_AD1, PIN_INPUT_PULLUP, MUX_MODE0) /* gpmc_ad1.gpmc_ad1 */
  144. AM33XX_PADCONF(AM335X_PIN_GPMC_AD2, PIN_INPUT_PULLUP, MUX_MODE0) /* gpmc_ad2.gpmc_ad2 */
  145. AM33XX_PADCONF(AM335X_PIN_GPMC_AD3, PIN_INPUT_PULLUP, MUX_MODE0) /* gpmc_ad3.gpmc_ad3 */
  146. AM33XX_PADCONF(AM335X_PIN_GPMC_AD4, PIN_INPUT_PULLUP, MUX_MODE0) /* gpmc_ad4.gpmc_ad4 */
  147. AM33XX_PADCONF(AM335X_PIN_GPMC_AD5, PIN_INPUT_PULLUP, MUX_MODE0) /* gpmc_ad5.gpmc_ad5 */
  148. AM33XX_PADCONF(AM335X_PIN_GPMC_AD6, PIN_INPUT_PULLUP, MUX_MODE0) /* gpmc_ad6.gpmc_ad6 */
  149. AM33XX_PADCONF(AM335X_PIN_GPMC_AD7, PIN_INPUT_PULLUP, MUX_MODE0) /* gpmc_ad7.gpmc_ad7 */
  150. AM33XX_PADCONF(AM335X_PIN_GPMC_WAIT0, PIN_INPUT_PULLUP, MUX_MODE0) /* gpmc_wait0.gpmc_wait0 */
  151. AM33XX_PADCONF(AM335X_PIN_GPMC_WPN, PIN_INPUT_PULLUP, MUX_MODE7) /* gpmc_wpn.gpio0_31 */
  152. AM33XX_PADCONF(AM335X_PIN_GPMC_CSN0, PIN_OUTPUT, MUX_MODE0) /* gpmc_csn0.gpmc_csn0 */
  153. AM33XX_PADCONF(AM335X_PIN_GPMC_ADVN_ALE, PIN_OUTPUT, MUX_MODE0) /* gpmc_advn_ale.gpmc_advn_ale */
  154. AM33XX_PADCONF(AM335X_PIN_GPMC_OEN_REN, PIN_OUTPUT, MUX_MODE0) /* gpmc_oen_ren.gpmc_oen_ren */
  155. AM33XX_PADCONF(AM335X_PIN_GPMC_WEN, PIN_OUTPUT, MUX_MODE0) /* gpmc_wen.gpmc_wen */
  156. AM33XX_PADCONF(AM335X_PIN_GPMC_BEN0_CLE, PIN_OUTPUT, MUX_MODE0) /* gpmc_be0n_cle.gpmc_be0n_cle */
  157. >;
  158. };
  159. };
  160. &elm {
  161. status = "okay";
  162. };
  163. &gpmc {
  164. pinctrl-names = "default";
  165. pinctrl-0 = <&nandflash_pins_s0>;
  166. ranges = <0 0 0x08000000 0x10000000>; /* CS0: NAND */
  167. status = "okay";
  168. nand@0,0 {
  169. compatible = "ti,omap2-nand";
  170. reg = <0 0 4>; /* CS0, offset 0, IO size 4 */
  171. interrupt-parent = <&gpmc>;
  172. interrupts = <0 IRQ_TYPE_NONE>, /* fifoevent */
  173. <1 IRQ_TYPE_NONE>; /* termcount */
  174. rb-gpios = <&gpmc 0 GPIO_ACTIVE_HIGH>; /* gpmc_wait0 */
  175. nand-bus-width = <8>;
  176. ti,nand-ecc-opt = "bch8";
  177. ti,nand-xfer-type = "prefetch-dma";
  178. gpmc,device-nand = "true";
  179. gpmc,device-width = <1>;
  180. gpmc,sync-clk-ps = <0>;
  181. gpmc,cs-on-ns = <0>;
  182. gpmc,cs-rd-off-ns = <44>;
  183. gpmc,cs-wr-off-ns = <44>;
  184. gpmc,adv-on-ns = <6>;
  185. gpmc,adv-rd-off-ns = <34>;
  186. gpmc,adv-wr-off-ns = <44>;
  187. gpmc,we-on-ns = <0>;
  188. gpmc,we-off-ns = <40>;
  189. gpmc,oe-on-ns = <0>;
  190. gpmc,oe-off-ns = <54>;
  191. gpmc,access-ns = <64>;
  192. gpmc,rd-cycle-ns = <82>;
  193. gpmc,wr-cycle-ns = <82>;
  194. gpmc,bus-turnaround-ns = <0>;
  195. gpmc,cycle2cycle-delay-ns = <0>;
  196. gpmc,clk-activation-ns = <0>;
  197. gpmc,wr-access-ns = <40>;
  198. gpmc,wr-data-mux-bus-ns = <0>;
  199. #address-cells = <1>;
  200. #size-cells = <1>;
  201. ti,elm-id = <&elm>;
  202. };
  203. };
  204. &uart0 {
  205. pinctrl-names = "default";
  206. pinctrl-0 = <&uart0_pins>;
  207. status = "okay";
  208. };
  209. &i2c1 {
  210. pinctrl-names = "default";
  211. pinctrl-0 = <&i2c1_pins>;
  212. status = "okay";
  213. clock-frequency = <400000>;
  214. tps: tps@2d {
  215. reg = <0x2d>;
  216. gpio-controller;
  217. #gpio-cells = <2>;
  218. interrupt-parent = <&gpio1>;
  219. interrupts = <28 IRQ_TYPE_EDGE_RISING>;
  220. pinctrl-names = "default";
  221. pinctrl-0 = <&tps65910_pins>;
  222. };
  223. at24@50 {
  224. compatible = "atmel,24c02";
  225. pagesize = <8>;
  226. reg = <0x50>;
  227. };
  228. };
  229. #include "tps65910.dtsi"
  230. &tps {
  231. vcc1-supply = <&vbat>;
  232. vcc2-supply = <&vbat>;
  233. vcc3-supply = <&vbat>;
  234. vcc4-supply = <&vbat>;
  235. vcc5-supply = <&vbat>;
  236. vcc6-supply = <&vbat>;
  237. vcc7-supply = <&vbat>;
  238. vccio-supply = <&vbat>;
  239. ti,en-ck32k-xtal = <1>;
  240. regulators {
  241. vrtc_reg: regulator@0 {
  242. regulator-always-on;
  243. };
  244. vio_reg: regulator@1 {
  245. regulator-always-on;
  246. };
  247. vdd1_reg: regulator@2 {
  248. /* VDD_MPU voltage limits 0.95V - 1.26V with +/-4% tolerance */
  249. regulator-name = "vdd_mpu";
  250. regulator-min-microvolt = <912500>;
  251. regulator-max-microvolt = <1351500>;
  252. regulator-boot-on;
  253. regulator-always-on;
  254. };
  255. vdd2_reg: regulator@3 {
  256. /* VDD_CORE voltage limits 0.95V - 1.1V with +/-4% tolerance */
  257. regulator-name = "vdd_core";
  258. regulator-min-microvolt = <912500>;
  259. regulator-max-microvolt = <1150000>;
  260. regulator-boot-on;
  261. regulator-always-on;
  262. };
  263. vdd3_reg: regulator@4 {
  264. regulator-always-on;
  265. };
  266. vdig1_reg: regulator@5 {
  267. regulator-always-on;
  268. };
  269. vdig2_reg: regulator@6 {
  270. regulator-always-on;
  271. };
  272. vpll_reg: regulator@7 {
  273. regulator-always-on;
  274. };
  275. vdac_reg: regulator@8 {
  276. regulator-always-on;
  277. };
  278. vaux1_reg: regulator@9 {
  279. regulator-always-on;
  280. };
  281. vaux2_reg: regulator@10 {
  282. regulator-always-on;
  283. };
  284. vaux33_reg: regulator@11 {
  285. regulator-always-on;
  286. };
  287. vmmc_reg: regulator@12 {
  288. regulator-min-microvolt = <1800000>;
  289. regulator-max-microvolt = <3300000>;
  290. regulator-always-on;
  291. };
  292. };
  293. };
  294. &mac_sw {
  295. pinctrl-names = "default", "sleep";
  296. pinctrl-0 = <&cpsw_default>;
  297. pinctrl-1 = <&cpsw_sleep>;
  298. status = "okay";
  299. };
  300. &davinci_mdio_sw {
  301. status = "okay";
  302. pinctrl-names = "default", "sleep";
  303. pinctrl-0 = <&davinci_mdio_default>;
  304. pinctrl-1 = <&davinci_mdio_sleep>;
  305. phy1: ethernet-phy@1 {
  306. reg = <7>;
  307. eee-broken-100tx;
  308. eee-broken-1000t;
  309. };
  310. };
  311. &mmc1 {
  312. vmmc-supply = <&vmmc_reg>;
  313. status = "okay";
  314. };
  315. &mmc2 {
  316. status = "okay";
  317. vmmc-supply = <&wl12xx_vmmc>;
  318. non-removable;
  319. bus-width = <4>;
  320. cap-power-off-card;
  321. pinctrl-names = "default";
  322. pinctrl-0 = <&mmc2_pins>;
  323. #address-cells = <1>;
  324. #size-cells = <0>;
  325. wlcore: wlcore@2 {
  326. compatible = "ti,wl1835";
  327. reg = <2>;
  328. interrupt-parent = <&gpio3>;
  329. interrupts = <7 IRQ_TYPE_EDGE_RISING>;
  330. };
  331. };
  332. &sham {
  333. status = "okay";
  334. };
  335. &aes {
  336. status = "okay";
  337. };
  338. &gpio0_target {
  339. ti,no-reset-on-init;
  340. };
  341. &gpio3_target {
  342. ti,no-reset-on-init;
  343. };